1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * board.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Board functions for TI AM43XX based boards
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2013, Texas Instruments, Incorporated - http://www.ti.com/
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <i2c.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <spl.h>
15*4882a593Smuzhiyun #include <usb.h>
16*4882a593Smuzhiyun #include <asm/omap_sec_common.h>
17*4882a593Smuzhiyun #include <asm/arch/clock.h>
18*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
19*4882a593Smuzhiyun #include <asm/arch/mux.h>
20*4882a593Smuzhiyun #include <asm/arch/ddr_defs.h>
21*4882a593Smuzhiyun #include <asm/arch/gpio.h>
22*4882a593Smuzhiyun #include <asm/emif.h>
23*4882a593Smuzhiyun #include <asm/omap_common.h>
24*4882a593Smuzhiyun #include "../common/board_detect.h"
25*4882a593Smuzhiyun #include "board.h"
26*4882a593Smuzhiyun #include <power/pmic.h>
27*4882a593Smuzhiyun #include <power/tps65218.h>
28*4882a593Smuzhiyun #include <power/tps62362.h>
29*4882a593Smuzhiyun #include <miiphy.h>
30*4882a593Smuzhiyun #include <cpsw.h>
31*4882a593Smuzhiyun #include <linux/usb/gadget.h>
32*4882a593Smuzhiyun #include <dwc3-uboot.h>
33*4882a593Smuzhiyun #include <dwc3-omap-uboot.h>
34*4882a593Smuzhiyun #include <ti-usb-phy-uboot.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * Read header information from EEPROM into global structure.
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun #ifdef CONFIG_TI_I2C_BOARD_DETECT
do_board_detect(void)44*4882a593Smuzhiyun void do_board_detect(void)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun if (ti_i2c_eeprom_am_get(CONFIG_EEPROM_BUS_ADDRESS,
47*4882a593Smuzhiyun CONFIG_EEPROM_CHIP_ADDRESS))
48*4882a593Smuzhiyun printf("ti_i2c_eeprom_init failed\n");
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #ifndef CONFIG_SKIP_LOWLEVEL_INIT
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun const struct dpll_params dpll_mpu[NUM_CRYSTAL_FREQ][NUM_OPPS] = {
55*4882a593Smuzhiyun { /* 19.2 MHz */
56*4882a593Smuzhiyun {125, 3, 2, -1, -1, -1, -1}, /* OPP 50 */
57*4882a593Smuzhiyun {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
58*4882a593Smuzhiyun {125, 3, 1, -1, -1, -1, -1}, /* OPP 100 */
59*4882a593Smuzhiyun {150, 3, 1, -1, -1, -1, -1}, /* OPP 120 */
60*4882a593Smuzhiyun {125, 2, 1, -1, -1, -1, -1}, /* OPP TB */
61*4882a593Smuzhiyun {625, 11, 1, -1, -1, -1, -1} /* OPP NT */
62*4882a593Smuzhiyun },
63*4882a593Smuzhiyun { /* 24 MHz */
64*4882a593Smuzhiyun {300, 23, 1, -1, -1, -1, -1}, /* OPP 50 */
65*4882a593Smuzhiyun {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
66*4882a593Smuzhiyun {600, 23, 1, -1, -1, -1, -1}, /* OPP 100 */
67*4882a593Smuzhiyun {720, 23, 1, -1, -1, -1, -1}, /* OPP 120 */
68*4882a593Smuzhiyun {800, 23, 1, -1, -1, -1, -1}, /* OPP TB */
69*4882a593Smuzhiyun {1000, 23, 1, -1, -1, -1, -1} /* OPP NT */
70*4882a593Smuzhiyun },
71*4882a593Smuzhiyun { /* 25 MHz */
72*4882a593Smuzhiyun {300, 24, 1, -1, -1, -1, -1}, /* OPP 50 */
73*4882a593Smuzhiyun {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
74*4882a593Smuzhiyun {600, 24, 1, -1, -1, -1, -1}, /* OPP 100 */
75*4882a593Smuzhiyun {720, 24, 1, -1, -1, -1, -1}, /* OPP 120 */
76*4882a593Smuzhiyun {800, 24, 1, -1, -1, -1, -1}, /* OPP TB */
77*4882a593Smuzhiyun {1000, 24, 1, -1, -1, -1, -1} /* OPP NT */
78*4882a593Smuzhiyun },
79*4882a593Smuzhiyun { /* 26 MHz */
80*4882a593Smuzhiyun {300, 25, 1, -1, -1, -1, -1}, /* OPP 50 */
81*4882a593Smuzhiyun {-1, -1, -1, -1, -1, -1, -1}, /* OPP RESERVED */
82*4882a593Smuzhiyun {600, 25, 1, -1, -1, -1, -1}, /* OPP 100 */
83*4882a593Smuzhiyun {720, 25, 1, -1, -1, -1, -1}, /* OPP 120 */
84*4882a593Smuzhiyun {800, 25, 1, -1, -1, -1, -1}, /* OPP TB */
85*4882a593Smuzhiyun {1000, 25, 1, -1, -1, -1, -1} /* OPP NT */
86*4882a593Smuzhiyun },
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun const struct dpll_params dpll_core[NUM_CRYSTAL_FREQ] = {
90*4882a593Smuzhiyun {625, 11, -1, -1, 10, 8, 4}, /* 19.2 MHz */
91*4882a593Smuzhiyun {1000, 23, -1, -1, 10, 8, 4}, /* 24 MHz */
92*4882a593Smuzhiyun {1000, 24, -1, -1, 10, 8, 4}, /* 25 MHz */
93*4882a593Smuzhiyun {1000, 25, -1, -1, 10, 8, 4} /* 26 MHz */
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun const struct dpll_params dpll_per[NUM_CRYSTAL_FREQ] = {
97*4882a593Smuzhiyun {400, 7, 5, -1, -1, -1, -1}, /* 19.2 MHz */
98*4882a593Smuzhiyun {400, 9, 5, -1, -1, -1, -1}, /* 24 MHz */
99*4882a593Smuzhiyun {384, 9, 5, -1, -1, -1, -1}, /* 25 MHz */
100*4882a593Smuzhiyun {480, 12, 5, -1, -1, -1, -1} /* 26 MHz */
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun const struct dpll_params epos_evm_dpll_ddr[NUM_CRYSTAL_FREQ] = {
104*4882a593Smuzhiyun {665, 47, 1, -1, 4, -1, -1}, /*19.2*/
105*4882a593Smuzhiyun {133, 11, 1, -1, 4, -1, -1}, /* 24 MHz */
106*4882a593Smuzhiyun {266, 24, 1, -1, 4, -1, -1}, /* 25 MHz */
107*4882a593Smuzhiyun {133, 12, 1, -1, 4, -1, -1} /* 26 MHz */
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun const struct dpll_params gp_evm_dpll_ddr = {
111*4882a593Smuzhiyun 50, 2, 1, -1, 2, -1, -1};
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static const struct dpll_params idk_dpll_ddr = {
114*4882a593Smuzhiyun 400, 23, 1, -1, 2, -1, -1
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static const u32 ext_phy_ctrl_const_base_lpddr2[] = {
118*4882a593Smuzhiyun 0x00500050,
119*4882a593Smuzhiyun 0x00350035,
120*4882a593Smuzhiyun 0x00350035,
121*4882a593Smuzhiyun 0x00350035,
122*4882a593Smuzhiyun 0x00350035,
123*4882a593Smuzhiyun 0x00350035,
124*4882a593Smuzhiyun 0x00000000,
125*4882a593Smuzhiyun 0x00000000,
126*4882a593Smuzhiyun 0x00000000,
127*4882a593Smuzhiyun 0x00000000,
128*4882a593Smuzhiyun 0x00000000,
129*4882a593Smuzhiyun 0x00000000,
130*4882a593Smuzhiyun 0x00000000,
131*4882a593Smuzhiyun 0x00000000,
132*4882a593Smuzhiyun 0x00000000,
133*4882a593Smuzhiyun 0x00000000,
134*4882a593Smuzhiyun 0x00000000,
135*4882a593Smuzhiyun 0x00000000,
136*4882a593Smuzhiyun 0x40001000,
137*4882a593Smuzhiyun 0x08102040
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun const struct ctrl_ioregs ioregs_lpddr2 = {
141*4882a593Smuzhiyun .cm0ioctl = LPDDR2_ADDRCTRL_IOCTRL_VALUE,
142*4882a593Smuzhiyun .cm1ioctl = LPDDR2_ADDRCTRL_WD0_IOCTRL_VALUE,
143*4882a593Smuzhiyun .cm2ioctl = LPDDR2_ADDRCTRL_WD1_IOCTRL_VALUE,
144*4882a593Smuzhiyun .dt0ioctl = LPDDR2_DATA0_IOCTRL_VALUE,
145*4882a593Smuzhiyun .dt1ioctl = LPDDR2_DATA0_IOCTRL_VALUE,
146*4882a593Smuzhiyun .dt2ioctrl = LPDDR2_DATA0_IOCTRL_VALUE,
147*4882a593Smuzhiyun .dt3ioctrl = LPDDR2_DATA0_IOCTRL_VALUE,
148*4882a593Smuzhiyun .emif_sdram_config_ext = 0x1,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun const struct emif_regs emif_regs_lpddr2 = {
152*4882a593Smuzhiyun .sdram_config = 0x808012BA,
153*4882a593Smuzhiyun .ref_ctrl = 0x0000040D,
154*4882a593Smuzhiyun .sdram_tim1 = 0xEA86B411,
155*4882a593Smuzhiyun .sdram_tim2 = 0x103A094A,
156*4882a593Smuzhiyun .sdram_tim3 = 0x0F6BA37F,
157*4882a593Smuzhiyun .read_idle_ctrl = 0x00050000,
158*4882a593Smuzhiyun .zq_config = 0x50074BE4,
159*4882a593Smuzhiyun .temp_alert_config = 0x0,
160*4882a593Smuzhiyun .emif_rd_wr_lvl_rmp_win = 0x0,
161*4882a593Smuzhiyun .emif_rd_wr_lvl_rmp_ctl = 0x0,
162*4882a593Smuzhiyun .emif_rd_wr_lvl_ctl = 0x0,
163*4882a593Smuzhiyun .emif_ddr_phy_ctlr_1 = 0x0E284006,
164*4882a593Smuzhiyun .emif_rd_wr_exec_thresh = 0x80000405,
165*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_1 = 0x04010040,
166*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_2 = 0x00500050,
167*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_3 = 0x00500050,
168*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_4 = 0x00500050,
169*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_5 = 0x00500050,
170*4882a593Smuzhiyun .emif_prio_class_serv_map = 0x80000001,
171*4882a593Smuzhiyun .emif_connect_id_serv_1_map = 0x80000094,
172*4882a593Smuzhiyun .emif_connect_id_serv_2_map = 0x00000000,
173*4882a593Smuzhiyun .emif_cos_config = 0x000FFFFF
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun const struct ctrl_ioregs ioregs_ddr3 = {
177*4882a593Smuzhiyun .cm0ioctl = DDR3_ADDRCTRL_IOCTRL_VALUE,
178*4882a593Smuzhiyun .cm1ioctl = DDR3_ADDRCTRL_WD0_IOCTRL_VALUE,
179*4882a593Smuzhiyun .cm2ioctl = DDR3_ADDRCTRL_WD1_IOCTRL_VALUE,
180*4882a593Smuzhiyun .dt0ioctl = DDR3_DATA0_IOCTRL_VALUE,
181*4882a593Smuzhiyun .dt1ioctl = DDR3_DATA0_IOCTRL_VALUE,
182*4882a593Smuzhiyun .dt2ioctrl = DDR3_DATA0_IOCTRL_VALUE,
183*4882a593Smuzhiyun .dt3ioctrl = DDR3_DATA0_IOCTRL_VALUE,
184*4882a593Smuzhiyun .emif_sdram_config_ext = 0xc163,
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun const struct emif_regs ddr3_emif_regs_400Mhz = {
188*4882a593Smuzhiyun .sdram_config = 0x638413B2,
189*4882a593Smuzhiyun .ref_ctrl = 0x00000C30,
190*4882a593Smuzhiyun .sdram_tim1 = 0xEAAAD4DB,
191*4882a593Smuzhiyun .sdram_tim2 = 0x266B7FDA,
192*4882a593Smuzhiyun .sdram_tim3 = 0x107F8678,
193*4882a593Smuzhiyun .read_idle_ctrl = 0x00050000,
194*4882a593Smuzhiyun .zq_config = 0x50074BE4,
195*4882a593Smuzhiyun .temp_alert_config = 0x0,
196*4882a593Smuzhiyun .emif_ddr_phy_ctlr_1 = 0x0E004008,
197*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
198*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_2 = 0x00400040,
199*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_3 = 0x00400040,
200*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_4 = 0x00400040,
201*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_5 = 0x00400040,
202*4882a593Smuzhiyun .emif_rd_wr_lvl_rmp_win = 0x0,
203*4882a593Smuzhiyun .emif_rd_wr_lvl_rmp_ctl = 0x0,
204*4882a593Smuzhiyun .emif_rd_wr_lvl_ctl = 0x0,
205*4882a593Smuzhiyun .emif_rd_wr_exec_thresh = 0x80000405,
206*4882a593Smuzhiyun .emif_prio_class_serv_map = 0x80000001,
207*4882a593Smuzhiyun .emif_connect_id_serv_1_map = 0x80000094,
208*4882a593Smuzhiyun .emif_connect_id_serv_2_map = 0x00000000,
209*4882a593Smuzhiyun .emif_cos_config = 0x000FFFFF
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* EMIF DDR3 Configurations are different for beta AM43X GP EVMs */
213*4882a593Smuzhiyun const struct emif_regs ddr3_emif_regs_400Mhz_beta = {
214*4882a593Smuzhiyun .sdram_config = 0x638413B2,
215*4882a593Smuzhiyun .ref_ctrl = 0x00000C30,
216*4882a593Smuzhiyun .sdram_tim1 = 0xEAAAD4DB,
217*4882a593Smuzhiyun .sdram_tim2 = 0x266B7FDA,
218*4882a593Smuzhiyun .sdram_tim3 = 0x107F8678,
219*4882a593Smuzhiyun .read_idle_ctrl = 0x00050000,
220*4882a593Smuzhiyun .zq_config = 0x50074BE4,
221*4882a593Smuzhiyun .temp_alert_config = 0x0,
222*4882a593Smuzhiyun .emif_ddr_phy_ctlr_1 = 0x0E004008,
223*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
224*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_2 = 0x00000065,
225*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_3 = 0x00000091,
226*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_4 = 0x000000B5,
227*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_5 = 0x000000E5,
228*4882a593Smuzhiyun .emif_rd_wr_exec_thresh = 0x80000405,
229*4882a593Smuzhiyun .emif_prio_class_serv_map = 0x80000001,
230*4882a593Smuzhiyun .emif_connect_id_serv_1_map = 0x80000094,
231*4882a593Smuzhiyun .emif_connect_id_serv_2_map = 0x00000000,
232*4882a593Smuzhiyun .emif_cos_config = 0x000FFFFF
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* EMIF DDR3 Configurations are different for production AM43X GP EVMs */
236*4882a593Smuzhiyun const struct emif_regs ddr3_emif_regs_400Mhz_production = {
237*4882a593Smuzhiyun .sdram_config = 0x638413B2,
238*4882a593Smuzhiyun .ref_ctrl = 0x00000C30,
239*4882a593Smuzhiyun .sdram_tim1 = 0xEAAAD4DB,
240*4882a593Smuzhiyun .sdram_tim2 = 0x266B7FDA,
241*4882a593Smuzhiyun .sdram_tim3 = 0x107F8678,
242*4882a593Smuzhiyun .read_idle_ctrl = 0x00050000,
243*4882a593Smuzhiyun .zq_config = 0x50074BE4,
244*4882a593Smuzhiyun .temp_alert_config = 0x0,
245*4882a593Smuzhiyun .emif_ddr_phy_ctlr_1 = 0x0E004008,
246*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
247*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_2 = 0x00000066,
248*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_3 = 0x00000091,
249*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_4 = 0x000000B9,
250*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_5 = 0x000000E6,
251*4882a593Smuzhiyun .emif_rd_wr_exec_thresh = 0x80000405,
252*4882a593Smuzhiyun .emif_prio_class_serv_map = 0x80000001,
253*4882a593Smuzhiyun .emif_connect_id_serv_1_map = 0x80000094,
254*4882a593Smuzhiyun .emif_connect_id_serv_2_map = 0x00000000,
255*4882a593Smuzhiyun .emif_cos_config = 0x000FFFFF
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun static const struct emif_regs ddr3_sk_emif_regs_400Mhz = {
259*4882a593Smuzhiyun .sdram_config = 0x638413b2,
260*4882a593Smuzhiyun .sdram_config2 = 0x00000000,
261*4882a593Smuzhiyun .ref_ctrl = 0x00000c30,
262*4882a593Smuzhiyun .sdram_tim1 = 0xeaaad4db,
263*4882a593Smuzhiyun .sdram_tim2 = 0x266b7fda,
264*4882a593Smuzhiyun .sdram_tim3 = 0x107f8678,
265*4882a593Smuzhiyun .read_idle_ctrl = 0x00050000,
266*4882a593Smuzhiyun .zq_config = 0x50074be4,
267*4882a593Smuzhiyun .temp_alert_config = 0x0,
268*4882a593Smuzhiyun .emif_ddr_phy_ctlr_1 = 0x0e084008,
269*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
270*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_2 = 0x89,
271*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_3 = 0x90,
272*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_4 = 0x8e,
273*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_5 = 0x8d,
274*4882a593Smuzhiyun .emif_rd_wr_lvl_rmp_win = 0x0,
275*4882a593Smuzhiyun .emif_rd_wr_lvl_rmp_ctl = 0x00000000,
276*4882a593Smuzhiyun .emif_rd_wr_lvl_ctl = 0x00000000,
277*4882a593Smuzhiyun .emif_rd_wr_exec_thresh = 0x80000000,
278*4882a593Smuzhiyun .emif_prio_class_serv_map = 0x80000001,
279*4882a593Smuzhiyun .emif_connect_id_serv_1_map = 0x80000094,
280*4882a593Smuzhiyun .emif_connect_id_serv_2_map = 0x00000000,
281*4882a593Smuzhiyun .emif_cos_config = 0x000FFFFF
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static const struct emif_regs ddr3_idk_emif_regs_400Mhz = {
285*4882a593Smuzhiyun .sdram_config = 0x61a11b32,
286*4882a593Smuzhiyun .sdram_config2 = 0x00000000,
287*4882a593Smuzhiyun .ref_ctrl = 0x00000c30,
288*4882a593Smuzhiyun .sdram_tim1 = 0xeaaad4db,
289*4882a593Smuzhiyun .sdram_tim2 = 0x266b7fda,
290*4882a593Smuzhiyun .sdram_tim3 = 0x107f8678,
291*4882a593Smuzhiyun .read_idle_ctrl = 0x00050000,
292*4882a593Smuzhiyun .zq_config = 0x50074be4,
293*4882a593Smuzhiyun .temp_alert_config = 0x00000000,
294*4882a593Smuzhiyun .emif_ddr_phy_ctlr_1 = 0x00008009,
295*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_1 = 0x08020080,
296*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_2 = 0x00000040,
297*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_3 = 0x0000003e,
298*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_4 = 0x00000051,
299*4882a593Smuzhiyun .emif_ddr_ext_phy_ctrl_5 = 0x00000051,
300*4882a593Smuzhiyun .emif_rd_wr_lvl_rmp_win = 0x00000000,
301*4882a593Smuzhiyun .emif_rd_wr_lvl_rmp_ctl = 0x00000000,
302*4882a593Smuzhiyun .emif_rd_wr_lvl_ctl = 0x00000000,
303*4882a593Smuzhiyun .emif_rd_wr_exec_thresh = 0x00000405,
304*4882a593Smuzhiyun .emif_prio_class_serv_map = 0x00000000,
305*4882a593Smuzhiyun .emif_connect_id_serv_1_map = 0x00000000,
306*4882a593Smuzhiyun .emif_connect_id_serv_2_map = 0x00000000,
307*4882a593Smuzhiyun .emif_cos_config = 0x00ffffff
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun
emif_get_ext_phy_ctrl_const_regs(const u32 ** regs,u32 * size)310*4882a593Smuzhiyun void emif_get_ext_phy_ctrl_const_regs(const u32 **regs, u32 *size)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun if (board_is_eposevm()) {
313*4882a593Smuzhiyun *regs = ext_phy_ctrl_const_base_lpddr2;
314*4882a593Smuzhiyun *size = ARRAY_SIZE(ext_phy_ctrl_const_base_lpddr2);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
get_dpll_ddr_params(void)320*4882a593Smuzhiyun const struct dpll_params *get_dpll_ddr_params(void)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun int ind = get_sys_clk_index();
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (board_is_eposevm())
325*4882a593Smuzhiyun return &epos_evm_dpll_ddr[ind];
326*4882a593Smuzhiyun else if (board_is_evm() || board_is_sk())
327*4882a593Smuzhiyun return &gp_evm_dpll_ddr;
328*4882a593Smuzhiyun else if (board_is_idk())
329*4882a593Smuzhiyun return &idk_dpll_ddr;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun printf(" Board '%s' not supported\n", board_ti_get_name());
332*4882a593Smuzhiyun return NULL;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /*
337*4882a593Smuzhiyun * get_opp_offset:
338*4882a593Smuzhiyun * Returns the index for safest OPP of the device to boot.
339*4882a593Smuzhiyun * max_off: Index of the MAX OPP in DEV ATTRIBUTE register.
340*4882a593Smuzhiyun * min_off: Index of the MIN OPP in DEV ATTRIBUTE register.
341*4882a593Smuzhiyun * This data is read from dev_attribute register which is e-fused.
342*4882a593Smuzhiyun * A'1' in bit indicates OPP disabled and not available, a '0' indicates
343*4882a593Smuzhiyun * OPP available. Lowest OPP starts with min_off. So returning the
344*4882a593Smuzhiyun * bit with rightmost '0'.
345*4882a593Smuzhiyun */
get_opp_offset(int max_off,int min_off)346*4882a593Smuzhiyun static int get_opp_offset(int max_off, int min_off)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun struct ctrl_stat *ctrl = (struct ctrl_stat *)CTRL_BASE;
349*4882a593Smuzhiyun int opp, offset, i;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* Bits 0:11 are defined to be the MPU_MAX_FREQ */
352*4882a593Smuzhiyun opp = readl(&ctrl->dev_attr) & ~0xFFFFF000;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun for (i = max_off; i >= min_off; i--) {
355*4882a593Smuzhiyun offset = opp & (1 << i);
356*4882a593Smuzhiyun if (!offset)
357*4882a593Smuzhiyun return i;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return min_off;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
get_dpll_mpu_params(void)363*4882a593Smuzhiyun const struct dpll_params *get_dpll_mpu_params(void)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun int opp = get_opp_offset(DEV_ATTR_MAX_OFFSET, DEV_ATTR_MIN_OFFSET);
366*4882a593Smuzhiyun u32 ind = get_sys_clk_index();
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return &dpll_mpu[ind][opp];
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
get_dpll_core_params(void)371*4882a593Smuzhiyun const struct dpll_params *get_dpll_core_params(void)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun int ind = get_sys_clk_index();
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun return &dpll_core[ind];
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
get_dpll_per_params(void)378*4882a593Smuzhiyun const struct dpll_params *get_dpll_per_params(void)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun int ind = get_sys_clk_index();
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return &dpll_per[ind];
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
scale_vcores_generic(u32 m)385*4882a593Smuzhiyun void scale_vcores_generic(u32 m)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun int mpu_vdd;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (i2c_probe(TPS65218_CHIP_PM))
390*4882a593Smuzhiyun return;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun switch (m) {
393*4882a593Smuzhiyun case 1000:
394*4882a593Smuzhiyun mpu_vdd = TPS65218_DCDC_VOLT_SEL_1330MV;
395*4882a593Smuzhiyun break;
396*4882a593Smuzhiyun case 800:
397*4882a593Smuzhiyun mpu_vdd = TPS65218_DCDC_VOLT_SEL_1260MV;
398*4882a593Smuzhiyun break;
399*4882a593Smuzhiyun case 720:
400*4882a593Smuzhiyun mpu_vdd = TPS65218_DCDC_VOLT_SEL_1200MV;
401*4882a593Smuzhiyun break;
402*4882a593Smuzhiyun case 600:
403*4882a593Smuzhiyun mpu_vdd = TPS65218_DCDC_VOLT_SEL_1100MV;
404*4882a593Smuzhiyun break;
405*4882a593Smuzhiyun case 300:
406*4882a593Smuzhiyun mpu_vdd = TPS65218_DCDC_VOLT_SEL_0950MV;
407*4882a593Smuzhiyun break;
408*4882a593Smuzhiyun default:
409*4882a593Smuzhiyun puts("Unknown MPU clock, not scaling\n");
410*4882a593Smuzhiyun return;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /* Set DCDC1 (CORE) voltage to 1.1V */
414*4882a593Smuzhiyun if (tps65218_voltage_update(TPS65218_DCDC1,
415*4882a593Smuzhiyun TPS65218_DCDC_VOLT_SEL_1100MV)) {
416*4882a593Smuzhiyun printf("%s failure\n", __func__);
417*4882a593Smuzhiyun return;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* Set DCDC2 (MPU) voltage */
421*4882a593Smuzhiyun if (tps65218_voltage_update(TPS65218_DCDC2, mpu_vdd)) {
422*4882a593Smuzhiyun printf("%s failure\n", __func__);
423*4882a593Smuzhiyun return;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* Set DCDC3 (DDR) voltage */
427*4882a593Smuzhiyun if (tps65218_voltage_update(TPS65218_DCDC3,
428*4882a593Smuzhiyun TPS65218_DCDC3_VOLT_SEL_1350MV)) {
429*4882a593Smuzhiyun printf("%s failure\n", __func__);
430*4882a593Smuzhiyun return;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
scale_vcores_idk(u32 m)434*4882a593Smuzhiyun void scale_vcores_idk(u32 m)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun int mpu_vdd;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (i2c_probe(TPS62362_I2C_ADDR))
439*4882a593Smuzhiyun return;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun switch (m) {
442*4882a593Smuzhiyun case 1000:
443*4882a593Smuzhiyun mpu_vdd = TPS62362_DCDC_VOLT_SEL_1330MV;
444*4882a593Smuzhiyun break;
445*4882a593Smuzhiyun case 800:
446*4882a593Smuzhiyun mpu_vdd = TPS62362_DCDC_VOLT_SEL_1260MV;
447*4882a593Smuzhiyun break;
448*4882a593Smuzhiyun case 720:
449*4882a593Smuzhiyun mpu_vdd = TPS62362_DCDC_VOLT_SEL_1200MV;
450*4882a593Smuzhiyun break;
451*4882a593Smuzhiyun case 600:
452*4882a593Smuzhiyun mpu_vdd = TPS62362_DCDC_VOLT_SEL_1100MV;
453*4882a593Smuzhiyun break;
454*4882a593Smuzhiyun case 300:
455*4882a593Smuzhiyun mpu_vdd = TPS62362_DCDC_VOLT_SEL_1330MV;
456*4882a593Smuzhiyun break;
457*4882a593Smuzhiyun default:
458*4882a593Smuzhiyun puts("Unknown MPU clock, not scaling\n");
459*4882a593Smuzhiyun return;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* Set VDD_MPU voltage */
463*4882a593Smuzhiyun if (tps62362_voltage_update(TPS62362_SET3, mpu_vdd)) {
464*4882a593Smuzhiyun printf("%s failure\n", __func__);
465*4882a593Smuzhiyun return;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
gpi2c_init(void)469*4882a593Smuzhiyun void gpi2c_init(void)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun /* When needed to be invoked prior to BSS initialization */
472*4882a593Smuzhiyun static bool first_time = true;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun if (first_time) {
475*4882a593Smuzhiyun enable_i2c0_pin_mux();
476*4882a593Smuzhiyun i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED,
477*4882a593Smuzhiyun CONFIG_SYS_OMAP24_I2C_SLAVE);
478*4882a593Smuzhiyun first_time = false;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
scale_vcores(void)482*4882a593Smuzhiyun void scale_vcores(void)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun const struct dpll_params *mpu_params;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* Ensure I2C is initialized for PMIC configuration */
487*4882a593Smuzhiyun gpi2c_init();
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* Get the frequency */
490*4882a593Smuzhiyun mpu_params = get_dpll_mpu_params();
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if (board_is_idk())
493*4882a593Smuzhiyun scale_vcores_idk(mpu_params->m);
494*4882a593Smuzhiyun else
495*4882a593Smuzhiyun scale_vcores_generic(mpu_params->m);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
set_uart_mux_conf(void)498*4882a593Smuzhiyun void set_uart_mux_conf(void)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun enable_uart0_pin_mux();
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
set_mux_conf_regs(void)503*4882a593Smuzhiyun void set_mux_conf_regs(void)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun enable_board_pin_mux();
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
enable_vtt_regulator(void)508*4882a593Smuzhiyun static void enable_vtt_regulator(void)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun u32 temp;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* enable module */
513*4882a593Smuzhiyun writel(GPIO_CTRL_ENABLEMODULE, AM33XX_GPIO5_BASE + OMAP_GPIO_CTRL);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* enable output for GPIO5_7 */
516*4882a593Smuzhiyun writel(GPIO_SETDATAOUT(7),
517*4882a593Smuzhiyun AM33XX_GPIO5_BASE + OMAP_GPIO_SETDATAOUT);
518*4882a593Smuzhiyun temp = readl(AM33XX_GPIO5_BASE + OMAP_GPIO_OE);
519*4882a593Smuzhiyun temp = temp & ~(GPIO_OE_ENABLE(7));
520*4882a593Smuzhiyun writel(temp, AM33XX_GPIO5_BASE + OMAP_GPIO_OE);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
sdram_init(void)523*4882a593Smuzhiyun void sdram_init(void)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun /*
526*4882a593Smuzhiyun * EPOS EVM has 1GB LPDDR2 connected to EMIF.
527*4882a593Smuzhiyun * GP EMV has 1GB DDR3 connected to EMIF
528*4882a593Smuzhiyun * along with VTT regulator.
529*4882a593Smuzhiyun */
530*4882a593Smuzhiyun if (board_is_eposevm()) {
531*4882a593Smuzhiyun config_ddr(0, &ioregs_lpddr2, NULL, NULL, &emif_regs_lpddr2, 0);
532*4882a593Smuzhiyun } else if (board_is_evm_14_or_later()) {
533*4882a593Smuzhiyun enable_vtt_regulator();
534*4882a593Smuzhiyun config_ddr(0, &ioregs_ddr3, NULL, NULL,
535*4882a593Smuzhiyun &ddr3_emif_regs_400Mhz_production, 0);
536*4882a593Smuzhiyun } else if (board_is_evm_12_or_later()) {
537*4882a593Smuzhiyun enable_vtt_regulator();
538*4882a593Smuzhiyun config_ddr(0, &ioregs_ddr3, NULL, NULL,
539*4882a593Smuzhiyun &ddr3_emif_regs_400Mhz_beta, 0);
540*4882a593Smuzhiyun } else if (board_is_evm()) {
541*4882a593Smuzhiyun enable_vtt_regulator();
542*4882a593Smuzhiyun config_ddr(0, &ioregs_ddr3, NULL, NULL,
543*4882a593Smuzhiyun &ddr3_emif_regs_400Mhz, 0);
544*4882a593Smuzhiyun } else if (board_is_sk()) {
545*4882a593Smuzhiyun config_ddr(400, &ioregs_ddr3, NULL, NULL,
546*4882a593Smuzhiyun &ddr3_sk_emif_regs_400Mhz, 0);
547*4882a593Smuzhiyun } else if (board_is_idk()) {
548*4882a593Smuzhiyun config_ddr(400, &ioregs_ddr3, NULL, NULL,
549*4882a593Smuzhiyun &ddr3_idk_emif_regs_400Mhz, 0);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun #endif
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* setup board specific PMIC */
power_init_board(void)555*4882a593Smuzhiyun int power_init_board(void)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun struct pmic *p;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun if (board_is_idk()) {
560*4882a593Smuzhiyun power_tps62362_init(I2C_PMIC);
561*4882a593Smuzhiyun p = pmic_get("TPS62362");
562*4882a593Smuzhiyun if (p && !pmic_probe(p))
563*4882a593Smuzhiyun puts("PMIC: TPS62362\n");
564*4882a593Smuzhiyun } else {
565*4882a593Smuzhiyun power_tps65218_init(I2C_PMIC);
566*4882a593Smuzhiyun p = pmic_get("TPS65218_PMIC");
567*4882a593Smuzhiyun if (p && !pmic_probe(p))
568*4882a593Smuzhiyun puts("PMIC: TPS65218\n");
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun return 0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
board_init(void)574*4882a593Smuzhiyun int board_init(void)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun struct l3f_cfg_bwlimiter *bwlimiter = (struct l3f_cfg_bwlimiter *)L3F_CFG_BWLIMITER;
577*4882a593Smuzhiyun u32 mreqprio_0, mreqprio_1, modena_init0_bw_fractional,
578*4882a593Smuzhiyun modena_init0_bw_integer, modena_init0_watermark_0;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
581*4882a593Smuzhiyun gpmc_init();
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /* Clear all important bits for DSS errata that may need to be tweaked*/
584*4882a593Smuzhiyun mreqprio_0 = readl(&cdev->mreqprio_0) & MREQPRIO_0_SAB_INIT1_MASK &
585*4882a593Smuzhiyun MREQPRIO_0_SAB_INIT0_MASK;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun mreqprio_1 = readl(&cdev->mreqprio_1) & MREQPRIO_1_DSS_MASK;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun modena_init0_bw_fractional = readl(&bwlimiter->modena_init0_bw_fractional) &
590*4882a593Smuzhiyun BW_LIMITER_BW_FRAC_MASK;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun modena_init0_bw_integer = readl(&bwlimiter->modena_init0_bw_integer) &
593*4882a593Smuzhiyun BW_LIMITER_BW_INT_MASK;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun modena_init0_watermark_0 = readl(&bwlimiter->modena_init0_watermark_0) &
596*4882a593Smuzhiyun BW_LIMITER_BW_WATERMARK_MASK;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* Setting MReq Priority of the DSS*/
599*4882a593Smuzhiyun mreqprio_0 |= 0x77;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /*
602*4882a593Smuzhiyun * Set L3 Fast Configuration Register
603*4882a593Smuzhiyun * Limiting bandwith for ARM core to 700 MBPS
604*4882a593Smuzhiyun */
605*4882a593Smuzhiyun modena_init0_bw_fractional |= 0x10;
606*4882a593Smuzhiyun modena_init0_bw_integer |= 0x3;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun writel(mreqprio_0, &cdev->mreqprio_0);
609*4882a593Smuzhiyun writel(mreqprio_1, &cdev->mreqprio_1);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun writel(modena_init0_bw_fractional, &bwlimiter->modena_init0_bw_fractional);
612*4882a593Smuzhiyun writel(modena_init0_bw_integer, &bwlimiter->modena_init0_bw_integer);
613*4882a593Smuzhiyun writel(modena_init0_watermark_0, &bwlimiter->modena_init0_watermark_0);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun return 0;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)619*4882a593Smuzhiyun int board_late_init(void)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
622*4882a593Smuzhiyun set_board_info_env(NULL);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun /*
625*4882a593Smuzhiyun * Default FIT boot on HS devices. Non FIT images are not allowed
626*4882a593Smuzhiyun * on HS devices.
627*4882a593Smuzhiyun */
628*4882a593Smuzhiyun if (get_device_type() == HS_DEVICE)
629*4882a593Smuzhiyun env_set("boot_fit", "1");
630*4882a593Smuzhiyun #endif
631*4882a593Smuzhiyun return 0;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun #endif
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun #ifdef CONFIG_USB_DWC3
636*4882a593Smuzhiyun static struct dwc3_device usb_otg_ss1 = {
637*4882a593Smuzhiyun .maximum_speed = USB_SPEED_HIGH,
638*4882a593Smuzhiyun .base = USB_OTG_SS1_BASE,
639*4882a593Smuzhiyun .tx_fifo_resize = false,
640*4882a593Smuzhiyun .index = 0,
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun static struct dwc3_omap_device usb_otg_ss1_glue = {
644*4882a593Smuzhiyun .base = (void *)USB_OTG_SS1_GLUE_BASE,
645*4882a593Smuzhiyun .utmi_mode = DWC3_OMAP_UTMI_MODE_SW,
646*4882a593Smuzhiyun .index = 0,
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun static struct ti_usb_phy_device usb_phy1_device = {
650*4882a593Smuzhiyun .usb2_phy_power = (void *)USB2_PHY1_POWER,
651*4882a593Smuzhiyun .index = 0,
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun static struct dwc3_device usb_otg_ss2 = {
655*4882a593Smuzhiyun .maximum_speed = USB_SPEED_HIGH,
656*4882a593Smuzhiyun .base = USB_OTG_SS2_BASE,
657*4882a593Smuzhiyun .tx_fifo_resize = false,
658*4882a593Smuzhiyun .index = 1,
659*4882a593Smuzhiyun };
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun static struct dwc3_omap_device usb_otg_ss2_glue = {
662*4882a593Smuzhiyun .base = (void *)USB_OTG_SS2_GLUE_BASE,
663*4882a593Smuzhiyun .utmi_mode = DWC3_OMAP_UTMI_MODE_SW,
664*4882a593Smuzhiyun .index = 1,
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun static struct ti_usb_phy_device usb_phy2_device = {
668*4882a593Smuzhiyun .usb2_phy_power = (void *)USB2_PHY2_POWER,
669*4882a593Smuzhiyun .index = 1,
670*4882a593Smuzhiyun };
671*4882a593Smuzhiyun
usb_gadget_handle_interrupts(int index)672*4882a593Smuzhiyun int usb_gadget_handle_interrupts(int index)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun u32 status;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun status = dwc3_omap_uboot_interrupt_status(index);
677*4882a593Smuzhiyun if (status)
678*4882a593Smuzhiyun dwc3_uboot_handle_interrupt(index);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun return 0;
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun #endif /* CONFIG_USB_DWC3 */
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun #if defined(CONFIG_USB_DWC3) || defined(CONFIG_USB_XHCI_OMAP)
board_usb_init(int index,enum usb_init_type init)685*4882a593Smuzhiyun int board_usb_init(int index, enum usb_init_type init)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun enable_usb_clocks(index);
688*4882a593Smuzhiyun #ifdef CONFIG_USB_DWC3
689*4882a593Smuzhiyun switch (index) {
690*4882a593Smuzhiyun case 0:
691*4882a593Smuzhiyun if (init == USB_INIT_DEVICE) {
692*4882a593Smuzhiyun usb_otg_ss1.dr_mode = USB_DR_MODE_PERIPHERAL;
693*4882a593Smuzhiyun usb_otg_ss1_glue.vbus_id_status = OMAP_DWC3_VBUS_VALID;
694*4882a593Smuzhiyun dwc3_omap_uboot_init(&usb_otg_ss1_glue);
695*4882a593Smuzhiyun ti_usb_phy_uboot_init(&usb_phy1_device);
696*4882a593Smuzhiyun dwc3_uboot_init(&usb_otg_ss1);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun break;
699*4882a593Smuzhiyun case 1:
700*4882a593Smuzhiyun if (init == USB_INIT_DEVICE) {
701*4882a593Smuzhiyun usb_otg_ss2.dr_mode = USB_DR_MODE_PERIPHERAL;
702*4882a593Smuzhiyun usb_otg_ss2_glue.vbus_id_status = OMAP_DWC3_VBUS_VALID;
703*4882a593Smuzhiyun ti_usb_phy_uboot_init(&usb_phy2_device);
704*4882a593Smuzhiyun dwc3_omap_uboot_init(&usb_otg_ss2_glue);
705*4882a593Smuzhiyun dwc3_uboot_init(&usb_otg_ss2);
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun break;
708*4882a593Smuzhiyun default:
709*4882a593Smuzhiyun printf("Invalid Controller Index\n");
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun #endif
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun return 0;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
board_usb_cleanup(int index,enum usb_init_type init)716*4882a593Smuzhiyun int board_usb_cleanup(int index, enum usb_init_type init)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun #ifdef CONFIG_USB_DWC3
719*4882a593Smuzhiyun switch (index) {
720*4882a593Smuzhiyun case 0:
721*4882a593Smuzhiyun case 1:
722*4882a593Smuzhiyun if (init == USB_INIT_DEVICE) {
723*4882a593Smuzhiyun ti_usb_phy_uboot_exit(index);
724*4882a593Smuzhiyun dwc3_uboot_exit(index);
725*4882a593Smuzhiyun dwc3_omap_uboot_exit(index);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun break;
728*4882a593Smuzhiyun default:
729*4882a593Smuzhiyun printf("Invalid Controller Index\n");
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun #endif
732*4882a593Smuzhiyun disable_usb_clocks(index);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun return 0;
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun #endif /* defined(CONFIG_USB_DWC3) || defined(CONFIG_USB_XHCI_OMAP) */
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_CPSW
739*4882a593Smuzhiyun
cpsw_control(int enabled)740*4882a593Smuzhiyun static void cpsw_control(int enabled)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun /* Additional controls can be added here */
743*4882a593Smuzhiyun return;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun static struct cpsw_slave_data cpsw_slaves[] = {
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun .slave_reg_ofs = 0x208,
749*4882a593Smuzhiyun .sliver_reg_ofs = 0xd80,
750*4882a593Smuzhiyun .phy_addr = 16,
751*4882a593Smuzhiyun },
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun .slave_reg_ofs = 0x308,
754*4882a593Smuzhiyun .sliver_reg_ofs = 0xdc0,
755*4882a593Smuzhiyun .phy_addr = 1,
756*4882a593Smuzhiyun },
757*4882a593Smuzhiyun };
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun static struct cpsw_platform_data cpsw_data = {
760*4882a593Smuzhiyun .mdio_base = CPSW_MDIO_BASE,
761*4882a593Smuzhiyun .cpsw_base = CPSW_BASE,
762*4882a593Smuzhiyun .mdio_div = 0xff,
763*4882a593Smuzhiyun .channels = 8,
764*4882a593Smuzhiyun .cpdma_reg_ofs = 0x800,
765*4882a593Smuzhiyun .slaves = 1,
766*4882a593Smuzhiyun .slave_data = cpsw_slaves,
767*4882a593Smuzhiyun .ale_reg_ofs = 0xd00,
768*4882a593Smuzhiyun .ale_entries = 1024,
769*4882a593Smuzhiyun .host_port_reg_ofs = 0x108,
770*4882a593Smuzhiyun .hw_stats_reg_ofs = 0x900,
771*4882a593Smuzhiyun .bd_ram_ofs = 0x2000,
772*4882a593Smuzhiyun .mac_control = (1 << 5),
773*4882a593Smuzhiyun .control = cpsw_control,
774*4882a593Smuzhiyun .host_port_num = 0,
775*4882a593Smuzhiyun .version = CPSW_CTRL_VERSION_2,
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun
board_eth_init(bd_t * bis)778*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun int rv;
781*4882a593Smuzhiyun uint8_t mac_addr[6];
782*4882a593Smuzhiyun uint32_t mac_hi, mac_lo;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /* try reading mac address from efuse */
785*4882a593Smuzhiyun mac_lo = readl(&cdev->macid0l);
786*4882a593Smuzhiyun mac_hi = readl(&cdev->macid0h);
787*4882a593Smuzhiyun mac_addr[0] = mac_hi & 0xFF;
788*4882a593Smuzhiyun mac_addr[1] = (mac_hi & 0xFF00) >> 8;
789*4882a593Smuzhiyun mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
790*4882a593Smuzhiyun mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
791*4882a593Smuzhiyun mac_addr[4] = mac_lo & 0xFF;
792*4882a593Smuzhiyun mac_addr[5] = (mac_lo & 0xFF00) >> 8;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun if (!env_get("ethaddr")) {
795*4882a593Smuzhiyun puts("<ethaddr> not set. Validating first E-fuse MAC\n");
796*4882a593Smuzhiyun if (is_valid_ethaddr(mac_addr))
797*4882a593Smuzhiyun eth_env_set_enetaddr("ethaddr", mac_addr);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun mac_lo = readl(&cdev->macid1l);
801*4882a593Smuzhiyun mac_hi = readl(&cdev->macid1h);
802*4882a593Smuzhiyun mac_addr[0] = mac_hi & 0xFF;
803*4882a593Smuzhiyun mac_addr[1] = (mac_hi & 0xFF00) >> 8;
804*4882a593Smuzhiyun mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
805*4882a593Smuzhiyun mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
806*4882a593Smuzhiyun mac_addr[4] = mac_lo & 0xFF;
807*4882a593Smuzhiyun mac_addr[5] = (mac_lo & 0xFF00) >> 8;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun if (!env_get("eth1addr")) {
810*4882a593Smuzhiyun if (is_valid_ethaddr(mac_addr))
811*4882a593Smuzhiyun eth_env_set_enetaddr("eth1addr", mac_addr);
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun if (board_is_eposevm()) {
815*4882a593Smuzhiyun writel(RMII_MODE_ENABLE | RMII_CHIPCKL_ENABLE, &cdev->miisel);
816*4882a593Smuzhiyun cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RMII;
817*4882a593Smuzhiyun cpsw_slaves[0].phy_addr = 16;
818*4882a593Smuzhiyun } else if (board_is_sk()) {
819*4882a593Smuzhiyun writel(RGMII_MODE_ENABLE, &cdev->miisel);
820*4882a593Smuzhiyun cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RGMII;
821*4882a593Smuzhiyun cpsw_slaves[0].phy_addr = 4;
822*4882a593Smuzhiyun cpsw_slaves[1].phy_addr = 5;
823*4882a593Smuzhiyun } else if (board_is_idk()) {
824*4882a593Smuzhiyun writel(RGMII_MODE_ENABLE, &cdev->miisel);
825*4882a593Smuzhiyun cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RGMII;
826*4882a593Smuzhiyun cpsw_slaves[0].phy_addr = 0;
827*4882a593Smuzhiyun } else {
828*4882a593Smuzhiyun writel(RGMII_MODE_ENABLE, &cdev->miisel);
829*4882a593Smuzhiyun cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RGMII;
830*4882a593Smuzhiyun cpsw_slaves[0].phy_addr = 0;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun rv = cpsw_register(&cpsw_data);
834*4882a593Smuzhiyun if (rv < 0)
835*4882a593Smuzhiyun printf("Error %d registering CPSW switch\n", rv);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun return rv;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun #endif
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)842*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun ft_cpu_setup(blob, bd);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun return 0;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun #endif
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun #ifdef CONFIG_SPL_LOAD_FIT
board_fit_config_name_match(const char * name)851*4882a593Smuzhiyun int board_fit_config_name_match(const char *name)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun if (board_is_evm() && !strcmp(name, "am437x-gp-evm"))
854*4882a593Smuzhiyun return 0;
855*4882a593Smuzhiyun else if (board_is_sk() && !strcmp(name, "am437x-sk-evm"))
856*4882a593Smuzhiyun return 0;
857*4882a593Smuzhiyun else if (board_is_eposevm() && !strcmp(name, "am43x-epos-evm"))
858*4882a593Smuzhiyun return 0;
859*4882a593Smuzhiyun else if (board_is_idk() && !strcmp(name, "am437x-idk-evm"))
860*4882a593Smuzhiyun return 0;
861*4882a593Smuzhiyun else
862*4882a593Smuzhiyun return -1;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun #endif
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun #ifdef CONFIG_TI_SECURE_DEVICE
board_fit_image_post_process(void ** p_image,size_t * p_size)867*4882a593Smuzhiyun void board_fit_image_post_process(void **p_image, size_t *p_size)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun secure_boot_verify_image(p_image, p_size);
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
board_tee_image_process(ulong tee_image,size_t tee_size)872*4882a593Smuzhiyun void board_tee_image_process(ulong tee_image, size_t tee_size)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun secure_tee_install((u32)tee_image);
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun U_BOOT_FIT_LOADABLE_HANDLER(IH_TYPE_TEE, board_tee_image_process);
878*4882a593Smuzhiyun #endif
879