1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * am3517crane.h - Header file for the AM3517 CraneBoard. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Author: Srinath R <srinath@mistralsolutions.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Based on logicpd/am3517evm/am3517evm.h 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Copyright (C) 2011 Mistral Solutions Pvt Ltd 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #ifndef _AM3517CRANE_H_ 14*4882a593Smuzhiyun #define _AM3517CRANE_H_ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun const omap3_sysinfo sysinfo = { 17*4882a593Smuzhiyun DDR_DISCRETE, 18*4882a593Smuzhiyun "CraneBoard", 19*4882a593Smuzhiyun "NAND", 20*4882a593Smuzhiyun }; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* 23*4882a593Smuzhiyun * IEN - Input Enable 24*4882a593Smuzhiyun * IDIS - Input Disable 25*4882a593Smuzhiyun * PTD - Pull type Down 26*4882a593Smuzhiyun * PTU - Pull type Up 27*4882a593Smuzhiyun * DIS - Pull type selection is inactive 28*4882a593Smuzhiyun * EN - Pull type selection is active 29*4882a593Smuzhiyun * M0 - Mode 0 30*4882a593Smuzhiyun * The commented string gives the final mux configuration for that pin 31*4882a593Smuzhiyun */ 32*4882a593Smuzhiyun #define MUX_AM3517CRANE()\ 33*4882a593Smuzhiyun /*SDRC*/\ 34*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0))\ 35*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0))\ 36*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0))\ 37*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0))\ 38*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0))\ 39*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0))\ 40*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0))\ 41*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0))\ 42*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0))\ 43*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0))\ 44*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D10), (IEN | PTD | DIS | M0))\ 45*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D11), (IEN | PTD | DIS | M0))\ 46*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D12), (IEN | PTD | DIS | M0))\ 47*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D13), (IEN | PTD | DIS | M0))\ 48*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D14), (IEN | PTD | DIS | M0))\ 49*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D15), (IEN | PTD | DIS | M0))\ 50*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D16), (IEN | PTD | DIS | M0))\ 51*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D17), (IEN | PTD | DIS | M0))\ 52*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D18), (IEN | PTD | DIS | M0))\ 53*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D19), (IEN | PTD | DIS | M0))\ 54*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D20), (IEN | PTD | DIS | M0))\ 55*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D21), (IEN | PTD | DIS | M0))\ 56*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D22), (IEN | PTD | DIS | M0))\ 57*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D23), (IEN | PTD | DIS | M0))\ 58*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D24), (IEN | PTD | DIS | M0))\ 59*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D25), (IEN | PTD | DIS | M0))\ 60*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D26), (IEN | PTD | DIS | M0))\ 61*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D27), (IEN | PTD | DIS | M0))\ 62*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D28), (IEN | PTD | DIS | M0))\ 63*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D29), (IEN | PTD | DIS | M0))\ 64*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D30), (IEN | PTD | DIS | M0))\ 65*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D31), (IEN | PTD | DIS | M0))\ 66*4882a593Smuzhiyun MUX_VAL(CP(SDRC_CLK), (IEN | PTD | DIS | M0))\ 67*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS0), (IEN | PTD | DIS | M0))\ 68*4882a593Smuzhiyun MUX_VAL(CP(SDRC_CKE0), (M0))\ 69*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS1), (IEN | PTD | DIS | M0))\ 70*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS2), (IEN | PTD | DIS | M0))\ 71*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS3), (IEN | PTD | DIS | M0))\ 72*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS0N), (IEN | PTD | EN | M0))\ 73*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS1N), (IEN | PTD | EN | M0))\ 74*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS2N), (IEN | PTD | EN | M0))\ 75*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS3N), (IEN | PTD | EN | M0))\ 76*4882a593Smuzhiyun MUX_VAL(CP(SDRC_CKE0), (M0))\ 77*4882a593Smuzhiyun MUX_VAL(CP(SDRC_CKE1), (M0))\ 78*4882a593Smuzhiyun /*sdrc_strben_dly0*/\ 79*4882a593Smuzhiyun MUX_VAL(CP(STRBEN_DLY0), (IEN | PTD | EN | M0))\ 80*4882a593Smuzhiyun /*sdrc_strben_dly1*/\ 81*4882a593Smuzhiyun MUX_VAL(CP(STRBEN_DLY1), (IEN | PTD | EN | M0))\ 82*4882a593Smuzhiyun /*GPMC*/\ 83*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A1), (M7))\ 84*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A2), (IDIS | PTU | DIS | M4))\ 85*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A3), (IDIS | PTU | EN | M4))\ 86*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A4), (IDIS | PTU | EN | M4))\ 87*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A5), (IDIS | PTU | EN | M4))\ 88*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A6), (M7))\ 89*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A7), (IDIS | PTU | EN | M4))\ 90*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A8), (IEN | PTU | EN | M4))\ 91*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A9), (M7))\ 92*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A10), (M7))\ 93*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D0), (IEN | PTU | EN | M0))\ 94*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D1), (IEN | PTU | EN | M0))\ 95*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D2), (IEN | PTU | EN | M0))\ 96*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D3), (IEN | PTU | EN | M0))\ 97*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D4), (IEN | PTU | EN | M0))\ 98*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D5), (IEN | PTU | EN | M0))\ 99*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D6), (IEN | PTU | EN | M0))\ 100*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D7), (IEN | PTU | EN | M0))\ 101*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D8), (IEN | PTU | EN | M0))\ 102*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D9), (IEN | PTU | EN | M0))\ 103*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D10), (IEN | PTU | EN | M0))\ 104*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D11), (IEN | PTU | EN | M0))\ 105*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D12), (IEN | PTU | EN | M0))\ 106*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D13), (IEN | PTU | EN | M0))\ 107*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D14), (IEN | PTU | EN | M0))\ 108*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D15), (IEN | PTU | EN | M0))\ 109*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS0), (IDIS | PTU | EN | M0))\ 110*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS1), (IDIS | PTU | EN | M4))\ 111*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS2), (M7))\ 112*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS3), (M7))\ 113*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS4), (M7))\ 114*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS5), (M7))\ 115*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS6), (M7))\ 116*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS7), (M7))\ 117*4882a593Smuzhiyun MUX_VAL(CP(GPMC_CLK), (IDIS | PTU | EN | M0))/*TP*/\ 118*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NADV_ALE), (IDIS | PTD | DIS | M0))\ 119*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NOE), (IDIS | PTD | DIS | M0))\ 120*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NWE), (IDIS | PTD | DIS | M0))\ 121*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NBE0_CLE), (IDIS | PTU | EN | M0))\ 122*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NBE1), (M7))\ 123*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NWP), (IEN | PTD | DIS | M0))\ 124*4882a593Smuzhiyun MUX_VAL(CP(GPMC_WAIT0), (IEN | PTD | DIS | M0))\ 125*4882a593Smuzhiyun MUX_VAL(CP(GPMC_WAIT1), (M7))\ 126*4882a593Smuzhiyun MUX_VAL(CP(GPMC_WAIT2), (M7))\ 127*4882a593Smuzhiyun MUX_VAL(CP(GPMC_WAIT3), (IDIS | PTU | EN | M4))/*GPIO_65*/\ 128*4882a593Smuzhiyun /*DSS*/\ 129*4882a593Smuzhiyun MUX_VAL(CP(DSS_PCLK), (IDIS | PTD | DIS | M0))\ 130*4882a593Smuzhiyun MUX_VAL(CP(DSS_HSYNC), (IDIS | PTD | DIS | M0))\ 131*4882a593Smuzhiyun MUX_VAL(CP(DSS_VSYNC), (IDIS | PTD | DIS | M0))\ 132*4882a593Smuzhiyun MUX_VAL(CP(DSS_ACBIAS), (IDIS | PTD | DIS | M0))\ 133*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA0), (IDIS | PTD | DIS | M0))\ 134*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA1), (IDIS | PTD | DIS | M0))\ 135*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA2), (IDIS | PTD | DIS | M0))\ 136*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA3), (IDIS | PTD | DIS | M0))\ 137*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA4), (IDIS | PTD | DIS | M0))\ 138*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA5), (IDIS | PTD | DIS | M0))\ 139*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA6), (IDIS | PTD | DIS | M0))\ 140*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA7), (IDIS | PTD | DIS | M0))\ 141*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA8), (IDIS | PTD | DIS | M0))\ 142*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA9), (IDIS | PTD | DIS | M0))\ 143*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA10), (IDIS | PTD | DIS | M0))\ 144*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA11), (IDIS | PTD | DIS | M0))\ 145*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA12), (IDIS | PTD | DIS | M0))\ 146*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA13), (IDIS | PTD | DIS | M0))\ 147*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA14), (IDIS | PTD | DIS | M0))\ 148*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA15), (IDIS | PTD | DIS | M0))\ 149*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA16), (IDIS | PTD | DIS | M0))\ 150*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA17), (IDIS | PTD | DIS | M0))\ 151*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA18), (IDIS | PTD | DIS | M0))\ 152*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA19), (IDIS | PTD | DIS | M0))\ 153*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA20), (IDIS | PTD | DIS | M0))\ 154*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA21), (IDIS | PTD | DIS | M0))\ 155*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA22), (IDIS | PTD | DIS | M0))\ 156*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA23), (IDIS | PTD | DIS | M0))\ 157*4882a593Smuzhiyun /*MMC1*/\ 158*4882a593Smuzhiyun MUX_VAL(CP(MMC1_CLK), (IEN | PTU | EN | M0))\ 159*4882a593Smuzhiyun MUX_VAL(CP(MMC1_CMD), (IEN | PTU | DIS | M0))\ 160*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT0), (IEN | PTU | DIS | M0))\ 161*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT1), (IEN | PTU | DIS | M0))\ 162*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT2), (IEN | PTU | DIS | M0))\ 163*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT3), (IEN | PTU | DIS | M0))\ 164*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT4), (IEN | PTU | DIS | M0))\ 165*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT5), (IEN | PTU | DIS | M0))\ 166*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT6), (IEN | PTU | DIS | M0))\ 167*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT7), (IEN | PTU | DIS | M0))\ 168*4882a593Smuzhiyun /*MMC2*/\ 169*4882a593Smuzhiyun MUX_VAL(CP(MMC2_CLK), (IEN | PTD | EN | M0))\ 170*4882a593Smuzhiyun MUX_VAL(CP(MMC2_CMD), (IEN | PTD | DIS | M0))\ 171*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT0), (IEN | PTD | DIS | M0))\ 172*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT1), (IEN | PTD | DIS | M0))\ 173*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT2), (IEN | PTD | DIS | M0))\ 174*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT3), (IEN | PTD | DIS | M0))\ 175*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT4), (IEN | PTD | DIS | M0))\ 176*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT5), (IEN | PTD | DIS | M0))\ 177*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT6), (IEN | PTD | DIS | M0))\ 178*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT7), (IEN | PTD | DIS | M0))\ 179*4882a593Smuzhiyun /*McBSP*/\ 180*4882a593Smuzhiyun MUX_VAL(CP(MCBSP_CLKS), (IEN | PTU | DIS | M0))\ 181*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_CLKR), (IEN | PTD | DIS | M0))\ 182*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_FSR), (IDIS | PTU | EN | M0))\ 183*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_DX), (IDIS | PTD | DIS | M0))\ 184*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_DR), (IEN | PTD | DIS | M0))\ 185*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_FSX), (IEN | PTD | DIS | M0))\ 186*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_CLKX), (IEN | PTD | DIS | M0))\ 187*4882a593Smuzhiyun \ 188*4882a593Smuzhiyun MUX_VAL(CP(MCBSP2_FSX), (M7))\ 189*4882a593Smuzhiyun MUX_VAL(CP(MCBSP2_CLKX), (M7))\ 190*4882a593Smuzhiyun MUX_VAL(CP(MCBSP2_DR), (M7))\ 191*4882a593Smuzhiyun MUX_VAL(CP(MCBSP2_DX), (M7))\ 192*4882a593Smuzhiyun \ 193*4882a593Smuzhiyun MUX_VAL(CP(MCBSP3_DX), (IDIS | PTD | DIS | M0))\ 194*4882a593Smuzhiyun MUX_VAL(CP(MCBSP3_DR), (IEN | PTD | DIS | M0))\ 195*4882a593Smuzhiyun MUX_VAL(CP(MCBSP3_CLKX), (IEN | PTD | DIS | M0))\ 196*4882a593Smuzhiyun MUX_VAL(CP(MCBSP3_FSX), (IEN | PTD | DIS | M0))\ 197*4882a593Smuzhiyun \ 198*4882a593Smuzhiyun MUX_VAL(CP(MCBSP4_CLKX), (M7))\ 199*4882a593Smuzhiyun MUX_VAL(CP(MCBSP4_DR), (M7))\ 200*4882a593Smuzhiyun MUX_VAL(CP(MCBSP4_DX), (M7))\ 201*4882a593Smuzhiyun MUX_VAL(CP(MCBSP4_FSX), (M7))\ 202*4882a593Smuzhiyun /*UART*/\ 203*4882a593Smuzhiyun MUX_VAL(CP(UART1_TX), (M7))\ 204*4882a593Smuzhiyun MUX_VAL(CP(UART1_RTS), (M7))\ 205*4882a593Smuzhiyun MUX_VAL(CP(UART1_CTS), (M7))\ 206*4882a593Smuzhiyun MUX_VAL(CP(UART1_RX), (M7))\ 207*4882a593Smuzhiyun \ 208*4882a593Smuzhiyun MUX_VAL(CP(UART2_CTS), (M7))\ 209*4882a593Smuzhiyun MUX_VAL(CP(UART2_RTS), (M7))\ 210*4882a593Smuzhiyun MUX_VAL(CP(UART2_TX), (M7))\ 211*4882a593Smuzhiyun MUX_VAL(CP(UART2_RX), (M7))\ 212*4882a593Smuzhiyun \ 213*4882a593Smuzhiyun MUX_VAL(CP(UART3_CTS_RCTX), (IEN | PTU | DIS | M0))\ 214*4882a593Smuzhiyun MUX_VAL(CP(UART3_RTS_SD), (IDIS | PTD | DIS | M0))\ 215*4882a593Smuzhiyun MUX_VAL(CP(UART3_RX_IRRX), (IEN | PTD | DIS | M0))\ 216*4882a593Smuzhiyun MUX_VAL(CP(UART3_TX_IRTX), (IDIS | PTD | DIS | M0))\ 217*4882a593Smuzhiyun /*I2C 1, 2, 3*/\ 218*4882a593Smuzhiyun MUX_VAL(CP(I2C1_SCL), (IEN | PTU | EN | M0))\ 219*4882a593Smuzhiyun MUX_VAL(CP(I2C1_SDA), (IEN | PTU | EN | M0))\ 220*4882a593Smuzhiyun MUX_VAL(CP(I2C2_SCL), (IEN | PTU | EN | M0))\ 221*4882a593Smuzhiyun MUX_VAL(CP(I2C2_SDA), (IEN | PTU | EN | M0))\ 222*4882a593Smuzhiyun MUX_VAL(CP(I2C3_SCL), (IEN | PTU | EN | M0))\ 223*4882a593Smuzhiyun MUX_VAL(CP(I2C3_SDA), (IEN | PTU | EN | M0))\ 224*4882a593Smuzhiyun /*McSPI*/\ 225*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_CLK), (IEN | PTU | EN | M4))/*GPIO_171 TP*/\ 226*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_SIMO), (IEN | PTU | EN | M4))/*GPIO_172 TP*/\ 227*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_SOMI), (IEN | PTU | EN | M4))/*GPIO_173 TP*/\ 228*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_CS0), (IEN | PTU | EN | M4))/*GPIO_174 TP*/\ 229*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_CS1), (IEN | PTU | EN | M4))/*GPIO_175 TP*/\ 230*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_CS2), (IEN | PTU | EN | M4))/*GPIO_176 TP*/\ 231*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_CS3), (IEN | PTD | EN | M4))/*GPIO_176 TP*/\ 232*4882a593Smuzhiyun \ 233*4882a593Smuzhiyun MUX_VAL(CP(MCSPI2_CLK), (M7))\ 234*4882a593Smuzhiyun MUX_VAL(CP(MCSPI2_SIMO), (M7))\ 235*4882a593Smuzhiyun MUX_VAL(CP(MCSPI2_SOMI), (M7))\ 236*4882a593Smuzhiyun MUX_VAL(CP(MCSPI2_CS0), (M7))\ 237*4882a593Smuzhiyun MUX_VAL(CP(MCSPI2_CS1), (M7))\ 238*4882a593Smuzhiyun /*CCDC*/\ 239*4882a593Smuzhiyun MUX_VAL(CP(CCDC_PCLK), (IEN | PTU | EN | M0))\ 240*4882a593Smuzhiyun MUX_VAL(CP(CCDC_FIELD), (IEN | PTD | DIS | M1))/*CCDC_DATA8*/\ 241*4882a593Smuzhiyun MUX_VAL(CP(CCDC_HD), (IEN | PTU | EN | M0))\ 242*4882a593Smuzhiyun MUX_VAL(CP(CCDC_VD), (IEN | PTU | EN | M0))\ 243*4882a593Smuzhiyun MUX_VAL(CP(CCDC_WEN), (IEN | PTD | DIS | M1))/*CCDC_DATA9 */\ 244*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA0), (IEN | PTD | DIS | M0))\ 245*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA1), (IEN | PTD | DIS | M0))\ 246*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA2), (IEN | PTD | DIS | M0))\ 247*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA3), (IEN | PTD | DIS | M0))\ 248*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA4), (IEN | PTD | DIS | M0))\ 249*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA5), (IEN | PTD | DIS | M0))\ 250*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA6), (IEN | PTD | DIS | M0))\ 251*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA7), (IEN | PTD | DIS | M0))\ 252*4882a593Smuzhiyun /*RMII*/\ 253*4882a593Smuzhiyun MUX_VAL(CP(RMII_MDIO_DATA), (IEN | M0))\ 254*4882a593Smuzhiyun MUX_VAL(CP(RMII_MDIO_CLK), (M0))\ 255*4882a593Smuzhiyun MUX_VAL(CP(RMII_RXD0), (IEN | PTD | M0))\ 256*4882a593Smuzhiyun MUX_VAL(CP(RMII_RXD1), (IEN | PTD | M0))\ 257*4882a593Smuzhiyun MUX_VAL(CP(RMII_CRS_DV), (IEN | PTD | M0))\ 258*4882a593Smuzhiyun MUX_VAL(CP(RMII_RXER), (PTD | M0))\ 259*4882a593Smuzhiyun MUX_VAL(CP(RMII_TXD0), (PTD | M0))\ 260*4882a593Smuzhiyun MUX_VAL(CP(RMII_TXD1), (PTD | M0))\ 261*4882a593Smuzhiyun MUX_VAL(CP(RMII_TXEN), (PTD | M0))\ 262*4882a593Smuzhiyun MUX_VAL(CP(RMII_50MHZ_CLK), (IEN | PTD | EN | M0))\ 263*4882a593Smuzhiyun /*HECC*/\ 264*4882a593Smuzhiyun MUX_VAL(CP(HECC1_TXD), (IEN | PTU | EN | M0))\ 265*4882a593Smuzhiyun MUX_VAL(CP(HECC1_RXD), (IEN | PTU | EN | M0))\ 266*4882a593Smuzhiyun /*HSUSB*/\ 267*4882a593Smuzhiyun MUX_VAL(CP(USB0_DRVBUS), (IEN | PTD | EN | M0))\ 268*4882a593Smuzhiyun /*HDQ*/\ 269*4882a593Smuzhiyun MUX_VAL(CP(HDQ_SIO), (IEN | PTU | EN | M4))\ 270*4882a593Smuzhiyun /*Control and debug*/\ 271*4882a593Smuzhiyun MUX_VAL(CP(SYS_32K), (IEN | PTD | DIS | M0))\ 272*4882a593Smuzhiyun MUX_VAL(CP(SYS_CLKREQ), (IEN | PTD | DIS | M4))/*GPIO_1 TPS_SLEEP*/\ 273*4882a593Smuzhiyun MUX_VAL(CP(SYS_NIRQ), (IEN | PTU | EN | M0))\ 274*4882a593Smuzhiyun /*SYS_nRESWARM*/\ 275*4882a593Smuzhiyun MUX_VAL(CP(SYS_NRESWARM), (IEN | PTU | EN | M0))/*GPIO_30 ToExp*/\ 276*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT1), (IEN | PTD | DIS | M0))\ 277*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT2), (IEN | PTD | DIS | M0))\ 278*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT3), (IEN | PTD | DIS | M0))\ 279*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT4), (IEN | PTD | DIS | M0))\ 280*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT5), (IEN | PTD | DIS | M0))\ 281*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT6), (IDIS | PTD | DIS | M0))\ 282*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT7), (IEN | PTD | EN | M0))\ 283*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT8), (IEN | PTD | EN | M0))\ 284*4882a593Smuzhiyun MUX_VAL(CP(SYS_CLKOUT1), (IEN | PTD | DIS | M4))/*GPIO_10 TP*/\ 285*4882a593Smuzhiyun MUX_VAL(CP(SYS_CLKOUT2), (IEN | PTU | EN | M0))\ 286*4882a593Smuzhiyun /*JTAG*/\ 287*4882a593Smuzhiyun MUX_VAL(CP(JTAG_NTRST), (IEN | PTD | DIS | M0))\ 288*4882a593Smuzhiyun MUX_VAL(CP(JTAG_TCK), (IEN | PTD | DIS | M0))\ 289*4882a593Smuzhiyun MUX_VAL(CP(JTAG_TMS), (IEN | PTD | DIS | M0))\ 290*4882a593Smuzhiyun MUX_VAL(CP(JTAG_TDI), (IEN | PTD | DIS | M0))\ 291*4882a593Smuzhiyun MUX_VAL(CP(JTAG_EMU0), (IEN | PTD | DIS | M0))\ 292*4882a593Smuzhiyun MUX_VAL(CP(JTAG_EMU1), (IEN | PTD | DIS | M0))\ 293*4882a593Smuzhiyun /*ETK (ES2 onwards)*/\ 294*4882a593Smuzhiyun MUX_VAL(CP(ETK_CLK_ES2), (IEN | PTU | EN | M3))\ 295*4882a593Smuzhiyun MUX_VAL(CP(ETK_CTL_ES2), (IDIS | PTD | DIS | M3))\ 296*4882a593Smuzhiyun MUX_VAL(CP(ETK_D0_ES2), (IEN | PTD | DIS | M3))\ 297*4882a593Smuzhiyun MUX_VAL(CP(ETK_D1_ES2), (IEN | PTD | DIS | M3))\ 298*4882a593Smuzhiyun MUX_VAL(CP(ETK_D2_ES2), (IEN | PTD | EN | M3))\ 299*4882a593Smuzhiyun MUX_VAL(CP(ETK_D3_ES2), (IEN | PTD | DIS | M3))\ 300*4882a593Smuzhiyun MUX_VAL(CP(ETK_D4_ES2), (IEN | PTD | DIS | M3))\ 301*4882a593Smuzhiyun MUX_VAL(CP(ETK_D5_ES2), (IEN | PTD | DIS | M3))\ 302*4882a593Smuzhiyun MUX_VAL(CP(ETK_D6_ES2), (IEN | PTD | DIS | M3))\ 303*4882a593Smuzhiyun MUX_VAL(CP(ETK_D7_ES2), (IEN | PTD | DIS | M3))\ 304*4882a593Smuzhiyun MUX_VAL(CP(ETK_D8_ES2), (IEN | PTD | DIS | M3))\ 305*4882a593Smuzhiyun MUX_VAL(CP(ETK_D9_ES2), (IEN | PTD | DIS | M3))\ 306*4882a593Smuzhiyun MUX_VAL(CP(ETK_D10_ES2), (M7))\ 307*4882a593Smuzhiyun MUX_VAL(CP(ETK_D11_ES2), (M7))\ 308*4882a593Smuzhiyun MUX_VAL(CP(ETK_D12_ES2), (M7))\ 309*4882a593Smuzhiyun MUX_VAL(CP(ETK_D13_ES2), (M7))\ 310*4882a593Smuzhiyun MUX_VAL(CP(ETK_D14_ES2), (M7))\ 311*4882a593Smuzhiyun MUX_VAL(CP(ETK_D15_ES2), (M7))\ 312*4882a593Smuzhiyun /*Die to Die*/\ 313*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD34), (IEN | PTD | EN | M0))\ 314*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD35), (IEN | PTD | EN | M0))\ 315*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD36), (IEN | PTD | EN | M0))\ 316*4882a593Smuzhiyun MUX_VAL(CP(D2D_CLK26MI), (IEN | PTD | DIS | M0))\ 317*4882a593Smuzhiyun MUX_VAL(CP(D2D_NRESPWRON), (IEN | PTD | EN | M0))\ 318*4882a593Smuzhiyun MUX_VAL(CP(D2D_NRESWARM), (IEN | PTU | EN | M0))\ 319*4882a593Smuzhiyun MUX_VAL(CP(D2D_ARM9NIRQ), (IEN | PTD | DIS | M0))\ 320*4882a593Smuzhiyun MUX_VAL(CP(D2D_UMA2P6FIQ), (IEN | PTD | DIS | M0))\ 321*4882a593Smuzhiyun MUX_VAL(CP(D2D_SPINT), (IEN | PTD | EN | M0))\ 322*4882a593Smuzhiyun MUX_VAL(CP(D2D_FRINT), (IEN | PTD | EN | M0))\ 323*4882a593Smuzhiyun MUX_VAL(CP(D2D_DMAREQ0), (IEN | PTD | DIS | M0))\ 324*4882a593Smuzhiyun MUX_VAL(CP(D2D_DMAREQ1), (IEN | PTD | DIS | M0))\ 325*4882a593Smuzhiyun MUX_VAL(CP(D2D_DMAREQ2), (IEN | PTD | DIS | M0))\ 326*4882a593Smuzhiyun MUX_VAL(CP(D2D_DMAREQ3), (IEN | PTD | DIS | M0))\ 327*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GTRST), (IEN | PTD | DIS | M0))\ 328*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GTDI), (IEN | PTD | DIS | M0))\ 329*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GTDO), (IEN | PTD | DIS | M0))\ 330*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GTMS), (IEN | PTD | DIS | M0))\ 331*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GTCK), (IEN | PTD | DIS | M0))\ 332*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GRTCK), (IEN | PTD | DIS | M0))\ 333*4882a593Smuzhiyun MUX_VAL(CP(D2D_MSTDBY), (IEN | PTU | EN | M0))\ 334*4882a593Smuzhiyun MUX_VAL(CP(D2D_SWAKEUP), (IEN | PTD | EN | M0))\ 335*4882a593Smuzhiyun MUX_VAL(CP(D2D_IDLEREQ), (IEN | PTD | DIS | M0))\ 336*4882a593Smuzhiyun MUX_VAL(CP(D2D_IDLEACK), (IEN | PTU | EN | M0))\ 337*4882a593Smuzhiyun MUX_VAL(CP(D2D_MWRITE), (IEN | PTD | DIS | M0))\ 338*4882a593Smuzhiyun MUX_VAL(CP(D2D_SWRITE), (IEN | PTD | DIS | M0))\ 339*4882a593Smuzhiyun MUX_VAL(CP(D2D_MREAD), (IEN | PTD | DIS | M0))\ 340*4882a593Smuzhiyun MUX_VAL(CP(D2D_SREAD), (IEN | PTD | DIS | M0))\ 341*4882a593Smuzhiyun MUX_VAL(CP(D2D_MBUSFLAG), (IEN | PTD | DIS | M0))\ 342*4882a593Smuzhiyun MUX_VAL(CP(D2D_SBUSFLAG), (IEN | PTD | DIS | M0))\ 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun #endif /* _AM3517CRANE_H_ */ 345