1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2011 Stefano Babic <sbabic@denx.de> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Author: Hardy Weng <hardy.weng@technexion.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Copyright (C) 2010 TechNexion Ltd. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #ifndef _MT_VENTOUX_H_ 12*4882a593Smuzhiyun #define _MT_VENTOUX_H_ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun const omap3_sysinfo sysinfo = { 15*4882a593Smuzhiyun DDR_DISCRETE, 16*4882a593Smuzhiyun "Teejet MT_VENTOUX Board", 17*4882a593Smuzhiyun "NAND", 18*4882a593Smuzhiyun }; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* FPGA CS1 configuration */ 21*4882a593Smuzhiyun #define FPGA_GPMC_CONFIG1 0x00001200 22*4882a593Smuzhiyun #define FPGA_GPMC_CONFIG2 0x00161f00 23*4882a593Smuzhiyun #define FPGA_GPMC_CONFIG3 0x00040400 24*4882a593Smuzhiyun #define FPGA_GPMC_CONFIG4 0x120c1f08 25*4882a593Smuzhiyun #define FPGA_GPMC_CONFIG5 0x001e161f 26*4882a593Smuzhiyun #define FPGA_GPMC_CONFIG6 0x96080fcf 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define FPGA_BASE_ADDR 0x20000000 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /* 31*4882a593Smuzhiyun * IEN - Input Enable 32*4882a593Smuzhiyun * IDIS - Input Disable 33*4882a593Smuzhiyun * PTD - Pull type Down 34*4882a593Smuzhiyun * PTU - Pull type Up 35*4882a593Smuzhiyun * DIS - Pull type selection is inactive 36*4882a593Smuzhiyun * EN - Pull type selection is active 37*4882a593Smuzhiyun * M0 - Mode 0 38*4882a593Smuzhiyun * The commented string gives the final mux configuration for that pin 39*4882a593Smuzhiyun */ 40*4882a593Smuzhiyun #define MUX_MT_VENTOUX() \ 41*4882a593Smuzhiyun /* SDRC */\ 42*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) \ 43*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) \ 44*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) \ 45*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) \ 46*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) \ 47*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) \ 48*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) \ 49*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) \ 50*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) \ 51*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)) \ 52*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D10), (IEN | PTD | DIS | M0)) \ 53*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D11), (IEN | PTD | DIS | M0)) \ 54*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D12), (IEN | PTD | DIS | M0)) \ 55*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D13), (IEN | PTD | DIS | M0)) \ 56*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D14), (IEN | PTD | DIS | M0)) \ 57*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D15), (IEN | PTD | DIS | M0)) \ 58*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D16), (IEN | PTD | DIS | M0)) \ 59*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D17), (IEN | PTD | DIS | M0)) \ 60*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D18), (IEN | PTD | DIS | M0)) \ 61*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D19), (IEN | PTD | DIS | M0)) \ 62*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D20), (IEN | PTD | DIS | M0)) \ 63*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D21), (IEN | PTD | DIS | M0)) \ 64*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D22), (IEN | PTD | DIS | M0)) \ 65*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D23), (IEN | PTD | DIS | M0)) \ 66*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D24), (IEN | PTD | DIS | M0)) \ 67*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D25), (IEN | PTD | DIS | M0)) \ 68*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D26), (IEN | PTD | DIS | M0)) \ 69*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D27), (IEN | PTD | DIS | M0)) \ 70*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D28), (IEN | PTD | DIS | M0)) \ 71*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D29), (IEN | PTD | DIS | M0)) \ 72*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D30), (IEN | PTD | DIS | M0)) \ 73*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D31), (IEN | PTD | DIS | M0)) \ 74*4882a593Smuzhiyun MUX_VAL(CP(SDRC_CLK), (IEN | PTD | DIS | M0)) \ 75*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS0), (IEN | PTD | DIS | M0)) \ 76*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS1), (IEN | PTD | DIS | M0)) \ 77*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS2), (IEN | PTD | DIS | M0)) \ 78*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS3), (IEN | PTD | DIS | M0)) \ 79*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS0N), (IEN | PTD | EN | M0)) \ 80*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS1N), (IEN | PTD | EN | M0)) \ 81*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS2N), (IEN | PTD | EN | M0)) \ 82*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS3N), (IEN | PTD | EN | M0)) \ 83*4882a593Smuzhiyun MUX_VAL(CP(SDRC_CKE0), (M0)) \ 84*4882a593Smuzhiyun MUX_VAL(CP(SDRC_CKE1), (M0)) \ 85*4882a593Smuzhiyun MUX_VAL(CP(STRBEN_DLY0), (IEN | PTD | EN | M0)) \ 86*4882a593Smuzhiyun MUX_VAL(CP(STRBEN_DLY1), (IEN | PTD | EN | M0)) \ 87*4882a593Smuzhiyun /* GPMC */\ 88*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A1), (IDIS | PTU | EN | M0)) \ 89*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A2), (IDIS | PTU | EN | M0)) \ 90*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A3), (IDIS | PTU | EN | M0)) \ 91*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A4), (IDIS | PTU | EN | M0)) \ 92*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A5), (IDIS | PTU | EN | M0)) \ 93*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A6), (IDIS | PTU | EN | M0)) \ 94*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A7), (IDIS | PTU | EN | M0)) \ 95*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A8), (IDIS | PTU | EN | M0)) \ 96*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A9), (IDIS | PTU | EN | M0)) \ 97*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A10), (IDIS | PTU | EN | M0)) \ 98*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D0), (IEN | PTU | EN | M0)) \ 99*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D1), (IEN | PTU | EN | M0)) \ 100*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D2), (IEN | PTU | EN | M0)) \ 101*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D3), (IEN | PTU | EN | M0)) \ 102*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D4), (IEN | PTU | EN | M0)) \ 103*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D5), (IEN | PTU | EN | M0)) \ 104*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D6), (IEN | PTU | EN | M0)) \ 105*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D7), (IEN | PTU | EN | M0)) \ 106*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D8), (IEN | PTU | EN | M0)) \ 107*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D9), (IEN | PTU | EN | M0)) \ 108*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D10), (IEN | PTU | EN | M0)) \ 109*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D11), (IEN | PTU | EN | M0)) \ 110*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D12), (IEN | PTU | EN | M0)) \ 111*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D13), (IEN | PTU | EN | M0)) \ 112*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D14), (IEN | PTU | EN | M0)) \ 113*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D15), (IEN | PTU | EN | M0)) \ 114*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS0), (IDIS | PTU | EN | M0)) \ 115*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS1), (IEN | PTU | EN | M0)) \ 116*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS2), (IDIS | PTD | EN | M4))/* GPIO 53 */\ 117*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS3), (IEN | PTU | EN | M4)) /* GPIO 54 */\ 118*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS4), (IEN | PTD | EN | M4)) \ 119*4882a593Smuzhiyun /* GPIO 55 : NFS */\ 120*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS5), (IDIS | PTU | EN | M4)) \ 121*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS6), (IDIS | PTD | EN | M3)) /*PWM11*/ \ 122*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS7), (IDIS | PTD | EN | M4)) /*GPIO_58*/ \ 123*4882a593Smuzhiyun MUX_VAL(CP(GPMC_CLK), (IDIS | PTU | EN | M0)) \ 124*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NADV_ALE), (IDIS | PTD | DIS | M0)) \ 125*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NOE), (IDIS | PTD | DIS | M0)) \ 126*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NWE), (IDIS | PTD | DIS | M0)) \ 127*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NBE0_CLE), (IDIS | PTU | EN | M0)) \ 128*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NBE1), (IEN | PTU | EN | M0)) \ 129*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NWP), (IEN | PTD | DIS | M4)) \ 130*4882a593Smuzhiyun /*GPIO_62: FPGA_RESET */ \ 131*4882a593Smuzhiyun MUX_VAL(CP(GPMC_WAIT0), (IEN | PTU | EN | M4)) \ 132*4882a593Smuzhiyun MUX_VAL(CP(GPMC_WAIT1), (IEN | PTU | EN | M4)) \ 133*4882a593Smuzhiyun MUX_VAL(CP(GPMC_WAIT2), (IEN | PTU | EN | M4)) \ 134*4882a593Smuzhiyun /* GPIO_64*/ \ 135*4882a593Smuzhiyun MUX_VAL(CP(GPMC_WAIT3), (IEN | PTU | EN | M4)) \ 136*4882a593Smuzhiyun /* DSS */\ 137*4882a593Smuzhiyun MUX_VAL(CP(DSS_PCLK), (IDIS | PTD | DIS | M0)) \ 138*4882a593Smuzhiyun MUX_VAL(CP(DSS_HSYNC), (IDIS | PTD | DIS | M0)) \ 139*4882a593Smuzhiyun MUX_VAL(CP(DSS_VSYNC), (IDIS | PTD | DIS | M0)) \ 140*4882a593Smuzhiyun MUX_VAL(CP(DSS_ACBIAS), (IDIS | PTD | DIS | M0)) \ 141*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA0), (IDIS | PTD | DIS | M0)) \ 142*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA1), (IDIS | PTD | DIS | M0)) \ 143*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA2), (IDIS | PTD | DIS | M0)) \ 144*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA3), (IDIS | PTD | DIS | M0)) \ 145*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA4), (IDIS | PTD | DIS | M0)) \ 146*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA5), (IDIS | PTD | DIS | M0)) \ 147*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA6), (IDIS | PTD | DIS | M0)) \ 148*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA7), (IDIS | PTD | DIS | M0)) \ 149*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA8), (IDIS | PTD | DIS | M0)) \ 150*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA9), (IDIS | PTD | DIS | M0)) \ 151*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA10), (IDIS | PTD | DIS | M0)) \ 152*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA11), (IDIS | PTD | DIS | M0)) \ 153*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA12), (IDIS | PTD | DIS | M0)) \ 154*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA13), (IDIS | PTD | DIS | M0)) \ 155*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA14), (IDIS | PTD | DIS | M0)) \ 156*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA15), (IDIS | PTD | DIS | M0)) \ 157*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA16), (IDIS | PTD | DIS | M0)) \ 158*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA17), (IDIS | PTD | DIS | M0)) \ 159*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA18), (IDIS | PTD | DIS | M0)) \ 160*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA19), (IDIS | PTD | DIS | M0)) \ 161*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA20), (IDIS | PTD | DIS | M0)) \ 162*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA21), (IDIS | PTD | DIS | M0)) \ 163*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA22), (IDIS | PTD | DIS | M0)) \ 164*4882a593Smuzhiyun MUX_VAL(CP(DSS_DATA23), (IDIS | PTD | DIS | M0)) \ 165*4882a593Smuzhiyun /* CAMERA */\ 166*4882a593Smuzhiyun MUX_VAL(CP(CSI2_DX0), (IEN | PTD | DIS | M0)) \ 167*4882a593Smuzhiyun MUX_VAL(CP(CSI2_DY0), (IEN | PTD | DIS | M0)) \ 168*4882a593Smuzhiyun MUX_VAL(CP(CSI2_DX1), (IEN | PTD | DIS | M0)) \ 169*4882a593Smuzhiyun MUX_VAL(CP(CSI2_DY1), (IEN | PTD | DIS | M0)) \ 170*4882a593Smuzhiyun /* MMC */\ 171*4882a593Smuzhiyun MUX_VAL(CP(MMC1_CLK), (IEN | PTU | EN | M0)) \ 172*4882a593Smuzhiyun MUX_VAL(CP(MMC1_CMD), (IEN | PTU | DIS | M0)) \ 173*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT0), (IEN | PTU | DIS | M0)) \ 174*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT1), (IEN | PTU | DIS | M0)) \ 175*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT2), (IEN | PTU | DIS | M0)) \ 176*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT3), (IEN | PTU | DIS | M0)) \ 177*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT4), (IEN | PTU | EN | M4)) \ 178*4882a593Smuzhiyun /* GPIO_126: CardDetect */\ 179*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT5), (IEN | PTU | EN | M4)) \ 180*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT6), (IEN | PTU | EN | M4)) \ 181*4882a593Smuzhiyun /*GPIO_128 */ \ 182*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT7), (IEN | PTU | EN | M4)) \ 183*4882a593Smuzhiyun \ 184*4882a593Smuzhiyun MUX_VAL(CP(MMC2_CLK), (IEN | PTU | EN | M0)) /*MMC2_CLK*/\ 185*4882a593Smuzhiyun MUX_VAL(CP(MMC2_CMD), (IEN | PTU | DIS | M0)) /*MMC2_CMD*/\ 186*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT0), (IEN | PTU | DIS | M0)) /*MMC2_DAT0*/\ 187*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT1), (IEN | PTU | DIS | M0)) /*MMC2_DAT1*/\ 188*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT2), (IEN | PTU | DIS | M0)) /*MMC2_DAT2*/\ 189*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT3), (IEN | PTU | DIS | M0)) /*MMC2_DAT3*/\ 190*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT4), (IDIS | PTU | EN | M4)) \ 191*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT5), (IDIS | PTU | EN | M4)) \ 192*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT6), (IDIS | PTU | EN | M4)) \ 193*4882a593Smuzhiyun /* GPIO_138: LCD_ENVD */\ 194*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT7), (IDIS | PTD | EN | M4)) \ 195*4882a593Smuzhiyun /* GPIO_139: LCD_PON */\ 196*4882a593Smuzhiyun /* McBSP */\ 197*4882a593Smuzhiyun MUX_VAL(CP(MCBSP_CLKS), (IEN | PTU | DIS | M0)) \ 198*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_CLKR), (IEN | PTD | DIS | M0)) \ 199*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_FSR), (IDIS | PTU | EN | M0)) \ 200*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_DX), (IDIS | PTD | DIS | M0)) \ 201*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_DR), (IEN | PTD | DIS | M0)) \ 202*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_FSX), (IEN | PTD | DIS | M0)) \ 203*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_CLKX), (IEN | PTD | DIS | M0)) \ 204*4882a593Smuzhiyun \ 205*4882a593Smuzhiyun MUX_VAL(CP(MCBSP2_FSX), (IEN | PTD | EN | M4)) \ 206*4882a593Smuzhiyun /* GPIO_116: FPGA_PROG */ \ 207*4882a593Smuzhiyun MUX_VAL(CP(MCBSP2_CLKX), (IEN | PTD | EN | M4)) \ 208*4882a593Smuzhiyun /* GPIO_117: FPGA_CCLK */ \ 209*4882a593Smuzhiyun MUX_VAL(CP(MCBSP2_DR), (IEN | PTD | EN | M4)) \ 210*4882a593Smuzhiyun /* GPIO_118: FPGA_DIN */ \ 211*4882a593Smuzhiyun MUX_VAL(CP(MCBSP2_DX), (IEN | PTD | EN | M4)) \ 212*4882a593Smuzhiyun /* GPIO_119: FPGA_INIT */ \ 213*4882a593Smuzhiyun \ 214*4882a593Smuzhiyun MUX_VAL(CP(MCBSP3_CLKX), (IEN | PTU | EN | M4)) \ 215*4882a593Smuzhiyun MUX_VAL(CP(MCBSP3_FSX), (IEN | PTU | EN | M4)) \ 216*4882a593Smuzhiyun \ 217*4882a593Smuzhiyun MUX_VAL(CP(MCBSP4_CLKX), (IEN | PTD | DIS | M4)) \ 218*4882a593Smuzhiyun /*GPIO_152: Ignition Sense */ \ 219*4882a593Smuzhiyun MUX_VAL(CP(MCBSP4_DR), (IEN | PTD | DIS | M4)) \ 220*4882a593Smuzhiyun /*GPIO_153: Power Button Sense */ \ 221*4882a593Smuzhiyun MUX_VAL(CP(MCBSP4_DX), (IEN | PTU | DIS | M4)) \ 222*4882a593Smuzhiyun /* GPIO_154: FPGA_DONE */ \ 223*4882a593Smuzhiyun MUX_VAL(CP(MCBSP4_FSX), (IEN | PTD | DIS | M4)) \ 224*4882a593Smuzhiyun /* GPIO_155: CA8_irq */ \ 225*4882a593Smuzhiyun /* UART */\ 226*4882a593Smuzhiyun MUX_VAL(CP(UART1_TX), (IDIS | PTD | DIS | M0)) \ 227*4882a593Smuzhiyun MUX_VAL(CP(UART1_RTS), (IEN | PTU | EN | M4)) \ 228*4882a593Smuzhiyun /* GPIO_149: USB status 2 */\ 229*4882a593Smuzhiyun MUX_VAL(CP(UART1_CTS), (IEN | PTU | EN | M4)) \ 230*4882a593Smuzhiyun /* GPIO_150: USB status 1 */\ 231*4882a593Smuzhiyun \ 232*4882a593Smuzhiyun MUX_VAL(CP(UART1_RX), (IEN | PTD | DIS | M0)) \ 233*4882a593Smuzhiyun MUX_VAL(CP(UART2_CTS), (IEN | PTU | EN | M2)) \ 234*4882a593Smuzhiyun /* gpt9_pwm */\ 235*4882a593Smuzhiyun MUX_VAL(CP(UART2_RTS), (IEN | PTD | DIS | M2)) \ 236*4882a593Smuzhiyun /* gpt10_pwm */\ 237*4882a593Smuzhiyun MUX_VAL(CP(UART2_TX), (IEN | PTD | DIS | M2)) \ 238*4882a593Smuzhiyun /* gpt8_pwm */\ 239*4882a593Smuzhiyun MUX_VAL(CP(UART2_RX), (IEN | PTD | DIS | M2)) \ 240*4882a593Smuzhiyun /* gpt11_pwm */\ 241*4882a593Smuzhiyun \ 242*4882a593Smuzhiyun MUX_VAL(CP(UART3_CTS_RCTX), (IDIS | PTD | DIS | M4)) \ 243*4882a593Smuzhiyun /*GPIO_163 : TS_PENIRQ*/ \ 244*4882a593Smuzhiyun MUX_VAL(CP(UART3_RTS_SD), (IEN | PTD | DIS | M4)) \ 245*4882a593Smuzhiyun /*GPIO_164 : MMC */\ 246*4882a593Smuzhiyun MUX_VAL(CP(UART3_RX_IRRX), (IEN | PTD | DIS | M0)) \ 247*4882a593Smuzhiyun MUX_VAL(CP(UART3_TX_IRTX), (IDIS | PTD | DIS | M0)) \ 248*4882a593Smuzhiyun /* I2C */\ 249*4882a593Smuzhiyun MUX_VAL(CP(I2C1_SCL), (IEN | PTU | EN | M0)) \ 250*4882a593Smuzhiyun MUX_VAL(CP(I2C1_SDA), (IEN | PTU | EN | M0)) \ 251*4882a593Smuzhiyun MUX_VAL(CP(I2C2_SCL), (IEN | PTU | EN | M0)) \ 252*4882a593Smuzhiyun MUX_VAL(CP(I2C2_SDA), (IEN | PTU | EN | M0)) \ 253*4882a593Smuzhiyun MUX_VAL(CP(I2C3_SCL), (IEN | PTU | EN | M0)) \ 254*4882a593Smuzhiyun MUX_VAL(CP(I2C3_SDA), (IEN | PTU | EN | M0)) \ 255*4882a593Smuzhiyun MUX_VAL(CP(I2C4_SCL), (IEN | PTU | EN | M0)) \ 256*4882a593Smuzhiyun MUX_VAL(CP(I2C4_SDA), (IEN | PTU | EN | M0)) \ 257*4882a593Smuzhiyun /* McSPI */\ 258*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_CLK), (IEN | PTD | DIS | M0)) \ 259*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_SIMO), (IEN | PTD | DIS | M0)) \ 260*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_SOMI), (IEN | PTD | DIS | M0)) \ 261*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_CS0), (IEN | PTD | EN | M0)) \ 262*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_CS1), (IEN | PTD | EN | M4)) /*GPIO_175*/\ 263*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_CS2), (IEN | PTD | EN | M4)) /*GPIO_176*/\ 264*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_CS3), (IEN | PTD | EN | M4)) \ 265*4882a593Smuzhiyun \ 266*4882a593Smuzhiyun MUX_VAL(CP(MCSPI2_CLK), (IEN | PTD | DIS | M0)) \ 267*4882a593Smuzhiyun MUX_VAL(CP(MCSPI2_SIMO), (IEN | PTD | DIS | M0)) \ 268*4882a593Smuzhiyun MUX_VAL(CP(MCSPI2_SOMI), (IEN | PTD | DIS | M0)) \ 269*4882a593Smuzhiyun MUX_VAL(CP(MCSPI2_CS0), (IEN | PTD | EN | M4)) \ 270*4882a593Smuzhiyun MUX_VAL(CP(MCSPI2_CS1), (IEN | PTD | EN | M0)) \ 271*4882a593Smuzhiyun /* CCDC */\ 272*4882a593Smuzhiyun MUX_VAL(CP(CCDC_PCLK), (IEN | PTU | EN | M4)) \ 273*4882a593Smuzhiyun /* GPIO94 */\ 274*4882a593Smuzhiyun MUX_VAL(CP(CCDC_FIELD), (IEN | PTD | DIS | M4)) \ 275*4882a593Smuzhiyun /* GPIO95: #Enable Output */\ 276*4882a593Smuzhiyun MUX_VAL(CP(CCDC_HD), (IEN | PTU | EN | M4)) \ 277*4882a593Smuzhiyun MUX_VAL(CP(CCDC_VD), (IEN | PTU | EN | M4)) \ 278*4882a593Smuzhiyun MUX_VAL(CP(CCDC_WEN), (IEN | PTD | DIS | M4)) \ 279*4882a593Smuzhiyun /* GPIO 99: #SOM_PWR_OFF */\ 280*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA0), (IEN | PTD | DIS | M4)) \ 281*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA1), (IEN | PTD | DIS | M4)) \ 282*4882a593Smuzhiyun /* GPIO_100: #power out */\ 283*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA2), (IEN | PTD | DIS | M4)) \ 284*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA3), (IEN | PTD | DIS | M4)) \ 285*4882a593Smuzhiyun /* GPIO_102 */\ 286*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA4), (IEN | PTD | DIS | M4)) \ 287*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA5), (IEN | PTD | DIS | M4)) \ 288*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA6), (IEN | PTD | DIS | M4)) \ 289*4882a593Smuzhiyun MUX_VAL(CP(CCDC_DATA7), (IEN | PTD | DIS | M4)) \ 290*4882a593Smuzhiyun /* RMII */\ 291*4882a593Smuzhiyun MUX_VAL(CP(RMII_MDIO_DATA), (IEN | M0)) \ 292*4882a593Smuzhiyun MUX_VAL(CP(RMII_MDIO_CLK), (M0)) \ 293*4882a593Smuzhiyun MUX_VAL(CP(RMII_RXD0) , (IEN | PTD | M0)) \ 294*4882a593Smuzhiyun MUX_VAL(CP(RMII_RXD1), (IEN | PTD | M0)) \ 295*4882a593Smuzhiyun MUX_VAL(CP(RMII_CRS_DV), (IEN | PTD | M0)) \ 296*4882a593Smuzhiyun MUX_VAL(CP(RMII_RXER), (PTD | M0)) \ 297*4882a593Smuzhiyun MUX_VAL(CP(RMII_TXD0), (PTD | M0)) \ 298*4882a593Smuzhiyun MUX_VAL(CP(RMII_TXD1), (PTD | M0)) \ 299*4882a593Smuzhiyun MUX_VAL(CP(RMII_TXEN), (PTD | M0)) \ 300*4882a593Smuzhiyun MUX_VAL(CP(RMII_50MHZ_CLK), (IEN | PTD | EN | M0)) \ 301*4882a593Smuzhiyun /* HECC */\ 302*4882a593Smuzhiyun MUX_VAL(CP(HECC1_TXD), (IEN | PTU | EN | M0)) \ 303*4882a593Smuzhiyun MUX_VAL(CP(HECC1_RXD), (IEN | PTU | EN | M0)) \ 304*4882a593Smuzhiyun /* HSUSB */\ 305*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_CLK), (IEN | PTD | DIS | M0)) \ 306*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_STP), (IEN | PTU | DIS | M0)) \ 307*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DIR), (IEN | PTD | DIS | M0)) \ 308*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_NXT), (IEN | PTU | DIS | M0)) \ 309*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA0), (IEN | PTD | DIS | M0)) \ 310*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA1), (IEN | PTD | DIS | M0)) \ 311*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA2), (IEN | PTD | DIS | M0)) \ 312*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA3), (IEN | PTD | DIS | M0)) \ 313*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA4), (IEN | PTD | DIS | M0)) \ 314*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA5), (IEN | PTD | DIS | M0)) \ 315*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA6), (IEN | PTD | DIS | M0)) \ 316*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA7), (IEN | PTD | DIS | M0)) \ 317*4882a593Smuzhiyun MUX_VAL(CP(USB0_DRVBUS), (IEN | PTD | EN | M0)) \ 318*4882a593Smuzhiyun /* HDQ */\ 319*4882a593Smuzhiyun MUX_VAL(CP(HDQ_SIO), (IEN | PTD | EN | M4)) \ 320*4882a593Smuzhiyun /* GPIO_170: auto update */\ 321*4882a593Smuzhiyun /* Control and debug */\ 322*4882a593Smuzhiyun MUX_VAL(CP(SYS_32K), (IEN | PTD | DIS | M0)) \ 323*4882a593Smuzhiyun MUX_VAL(CP(SYS_CLKREQ), (IEN | PTD | DIS | M0)) \ 324*4882a593Smuzhiyun MUX_VAL(CP(SYS_NIRQ), (IEN | PTU | EN | M0)) \ 325*4882a593Smuzhiyun MUX_VAL(CP(SYS_NRESWARM), (IDIS | PTU | DIS | M4)) \ 326*4882a593Smuzhiyun /* - GPIO30 */\ 327*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT0), (IEN | PTD | DIS | M4)) /*GPIO_2*/\ 328*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT1), (IEN | PTD | DIS | M4)) /*GPIO_3 */\ 329*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT2), (IEN | PTD | DIS | M4)) /*GPIO_4*/\ 330*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT3), (IEN | PTD | DIS | M4)) /*GPIO_5*/\ 331*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT4), (IEN | PTD | DIS | M4)) /*GPIO_6*/\ 332*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT5), (IEN | PTD | DIS | M4)) /*GPIO_7*/\ 333*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT6), (IDIS | PTD | DIS | M4)) /*GPIO_8*/\ 334*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT7), (IEN | PTD | EN | M0)) \ 335*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT8), (IEN | PTD | EN | M0)) \ 336*4882a593Smuzhiyun \ 337*4882a593Smuzhiyun MUX_VAL(CP(SYS_OFF_MODE), (IEN | PTD | DIS | M0)) \ 338*4882a593Smuzhiyun MUX_VAL(CP(SYS_CLKOUT1), (IDIS | PTD | DIS | M4)) \ 339*4882a593Smuzhiyun /* gpio_10 */\ 340*4882a593Smuzhiyun MUX_VAL(CP(SYS_CLKOUT2), (IEN | PTU | EN | M0)) \ 341*4882a593Smuzhiyun /* JTAG */\ 342*4882a593Smuzhiyun MUX_VAL(CP(JTAG_NTRST), (IEN | PTD | DIS | M0)) \ 343*4882a593Smuzhiyun MUX_VAL(CP(JTAG_TCK), (IEN | PTD | DIS | M0)) \ 344*4882a593Smuzhiyun MUX_VAL(CP(JTAG_TMS), (IEN | PTD | DIS | M0)) \ 345*4882a593Smuzhiyun MUX_VAL(CP(JTAG_TDI), (IEN | PTD | DIS | M0)) \ 346*4882a593Smuzhiyun MUX_VAL(CP(JTAG_EMU0), (IDIS | PTD | EN | M4)) /*GPIO_11*/ \ 347*4882a593Smuzhiyun MUX_VAL(CP(JTAG_EMU1), (IDIS | PTD | EN | M4)) /*GPIO_31*/ \ 348*4882a593Smuzhiyun /* ETK (ES2 onwards) */\ 349*4882a593Smuzhiyun MUX_VAL(CP(ETK_CLK_ES2), (IDIS | PTD | DIS | M3)) \ 350*4882a593Smuzhiyun /* hsusb1_stp */ \ 351*4882a593Smuzhiyun MUX_VAL(CP(ETK_CTL_ES2), (IDIS | PTD | DIS | M3)) \ 352*4882a593Smuzhiyun /* hsusb1_clk */\ 353*4882a593Smuzhiyun MUX_VAL(CP(ETK_D0_ES2), (IEN | PTU | EN | M3)) \ 354*4882a593Smuzhiyun MUX_VAL(CP(ETK_D1_ES2), (IEN | PTU | EN | M3)) \ 355*4882a593Smuzhiyun MUX_VAL(CP(ETK_D2_ES2), (IEN | PTU | EN | M3)) \ 356*4882a593Smuzhiyun MUX_VAL(CP(ETK_D3_ES2), (IEN | PTU | EN | M3)) \ 357*4882a593Smuzhiyun MUX_VAL(CP(ETK_D4_ES2), (IEN | PTU | EN | M3)) \ 358*4882a593Smuzhiyun MUX_VAL(CP(ETK_D5_ES2), (IEN | PTU | EN | M3)) \ 359*4882a593Smuzhiyun MUX_VAL(CP(ETK_D6_ES2), (IEN | PTU | EN | M3)) \ 360*4882a593Smuzhiyun MUX_VAL(CP(ETK_D7_ES2), (IEN | PTU | EN | M3)) \ 361*4882a593Smuzhiyun MUX_VAL(CP(ETK_D8_ES2), (IEN | PTD | EN | M3)) \ 362*4882a593Smuzhiyun MUX_VAL(CP(ETK_D9_ES2), (IEN | PTD | EN | M3)) \ 363*4882a593Smuzhiyun MUX_VAL(CP(ETK_D10_ES2), (IDIS | PTD | EN | M4)) \ 364*4882a593Smuzhiyun /* gpio_24 */\ 365*4882a593Smuzhiyun MUX_VAL(CP(ETK_D11_ES2), (IDIS | PTD | DIS | M4)) \ 366*4882a593Smuzhiyun MUX_VAL(CP(ETK_D12_ES2), (IEN | PTD | DIS | M4)) \ 367*4882a593Smuzhiyun /* gpio_26 */\ 368*4882a593Smuzhiyun MUX_VAL(CP(ETK_D13_ES2), (IEN | PTD | DIS | M3)) \ 369*4882a593Smuzhiyun MUX_VAL(CP(ETK_D14_ES2), (IEN | PTD | DIS | M4)) \ 370*4882a593Smuzhiyun MUX_VAL(CP(ETK_D15_ES2), (IEN | PTD | DIS | M4)) \ 371*4882a593Smuzhiyun /* gpio_29 */\ 372*4882a593Smuzhiyun /* Die to Die */\ 373*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD34), (IEN | PTD | EN | M0)) \ 374*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD35), (IEN | PTD | EN | M0)) \ 375*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD36), (IEN | PTD | EN | M0)) \ 376*4882a593Smuzhiyun MUX_VAL(CP(D2D_CLK26MI), (IEN | PTD | DIS | M0)) \ 377*4882a593Smuzhiyun MUX_VAL(CP(D2D_NRESPWRON), (IEN | PTD | EN | M0)) \ 378*4882a593Smuzhiyun MUX_VAL(CP(D2D_NRESWARM), (IEN | PTU | EN | M0)) \ 379*4882a593Smuzhiyun MUX_VAL(CP(D2D_ARM9NIRQ), (IEN | PTD | DIS | M0)) \ 380*4882a593Smuzhiyun MUX_VAL(CP(D2D_UMA2P6FIQ), (IEN | PTD | DIS | M0)) \ 381*4882a593Smuzhiyun MUX_VAL(CP(D2D_SPINT), (IEN | PTD | EN | M0)) \ 382*4882a593Smuzhiyun MUX_VAL(CP(D2D_FRINT), (IEN | PTD | EN | M0)) \ 383*4882a593Smuzhiyun MUX_VAL(CP(D2D_DMAREQ0), (IEN | PTD | DIS | M0)) \ 384*4882a593Smuzhiyun MUX_VAL(CP(D2D_DMAREQ1), (IEN | PTD | DIS | M0)) \ 385*4882a593Smuzhiyun MUX_VAL(CP(D2D_DMAREQ2), (IEN | PTD | DIS | M0)) \ 386*4882a593Smuzhiyun MUX_VAL(CP(D2D_DMAREQ3), (IEN | PTD | DIS | M0)) \ 387*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GTRST), (IEN | PTD | DIS | M0)) \ 388*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GTDI), (IEN | PTD | DIS | M0)) \ 389*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GTDO), (IEN | PTD | DIS | M0)) \ 390*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GTMS), (IEN | PTD | DIS | M0)) \ 391*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GTCK), (IEN | PTD | DIS | M0)) \ 392*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GRTCK), (IEN | PTD | DIS | M0)) \ 393*4882a593Smuzhiyun MUX_VAL(CP(D2D_MSTDBY), (IEN | PTU | EN | M0)) \ 394*4882a593Smuzhiyun MUX_VAL(CP(D2D_SWAKEUP), (IEN | PTD | EN | M0)) \ 395*4882a593Smuzhiyun MUX_VAL(CP(D2D_IDLEREQ), (IEN | PTD | DIS | M0)) \ 396*4882a593Smuzhiyun MUX_VAL(CP(D2D_IDLEACK), (IEN | PTU | EN | M0)) \ 397*4882a593Smuzhiyun MUX_VAL(CP(D2D_MWRITE), (IEN | PTD | DIS | M0)) \ 398*4882a593Smuzhiyun MUX_VAL(CP(D2D_SWRITE), (IEN | PTD | DIS | M0)) \ 399*4882a593Smuzhiyun MUX_VAL(CP(D2D_MREAD), (IEN | PTD | DIS | M0)) \ 400*4882a593Smuzhiyun MUX_VAL(CP(D2D_SREAD), (IEN | PTD | DIS | M0)) \ 401*4882a593Smuzhiyun MUX_VAL(CP(D2D_MBUSFLAG), (IEN | PTD | DIS | M0)) \ 402*4882a593Smuzhiyun MUX_VAL(CP(D2D_SBUSFLAG), (IEN | PTD | DIS | M0)) \ 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun #endif 405