xref: /OK3568_Linux_fs/u-boot/board/technexion/pico-imx6ul/pico-imx6ul.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2015 Technexion Ltd.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Richard Hu <richard.hu@technexion.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <asm/arch/clock.h>
10*4882a593Smuzhiyun #include <asm/arch/iomux.h>
11*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
12*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
13*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
14*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
15*4882a593Smuzhiyun #include <asm/gpio.h>
16*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <common.h>
20*4882a593Smuzhiyun #include <miiphy.h>
21*4882a593Smuzhiyun #include <netdev.h>
22*4882a593Smuzhiyun #include <fsl_esdhc.h>
23*4882a593Smuzhiyun #include <i2c.h>
24*4882a593Smuzhiyun #include <linux/sizes.h>
25*4882a593Smuzhiyun #include <usb.h>
26*4882a593Smuzhiyun #include <power/pmic.h>
27*4882a593Smuzhiyun #include <power/pfuze3000_pmic.h>
28*4882a593Smuzhiyun #include "../../freescale/common/pfuze.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define UART_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |		\
33*4882a593Smuzhiyun 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |		\
34*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |		\
37*4882a593Smuzhiyun 	PAD_CTL_PUS_22K_UP  | PAD_CTL_SPEED_LOW |		\
38*4882a593Smuzhiyun 	PAD_CTL_DSE_80ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define I2C_PAD_CTRL	(PAD_CTL_PKE | PAD_CTL_PUE |		\
41*4882a593Smuzhiyun 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |		\
42*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm | PAD_CTL_HYS |			\
43*4882a593Smuzhiyun 	PAD_CTL_ODE)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define OTG_ID_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |		\
46*4882a593Smuzhiyun 	PAD_CTL_PUS_47K_UP  | PAD_CTL_SPEED_LOW |		\
47*4882a593Smuzhiyun 	PAD_CTL_DSE_80ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define MDIO_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE |     \
50*4882a593Smuzhiyun 	PAD_CTL_DSE_48ohm   | PAD_CTL_SRE_FAST | PAD_CTL_ODE)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE |     \
53*4882a593Smuzhiyun 	PAD_CTL_SPEED_HIGH   |                                   \
54*4882a593Smuzhiyun 	PAD_CTL_DSE_48ohm   | PAD_CTL_SRE_FAST)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define ENET_CLK_PAD_CTRL  (PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define RMII_PHY_RESET IMX_GPIO_NR(1, 28)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_MXC
61*4882a593Smuzhiyun #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
62*4882a593Smuzhiyun /* I2C2 for PMIC */
63*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info1 = {
64*4882a593Smuzhiyun 	.scl = {
65*4882a593Smuzhiyun 		.i2c_mode =  MX6_PAD_GPIO1_IO02__I2C1_SCL | PC,
66*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_GPIO1_IO02__GPIO1_IO02 | PC,
67*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(1, 2),
68*4882a593Smuzhiyun 	},
69*4882a593Smuzhiyun 	.sda = {
70*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_GPIO1_IO03__I2C1_SDA | PC,
71*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_GPIO1_IO03__GPIO1_IO03 | PC,
72*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(1, 3),
73*4882a593Smuzhiyun 	},
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun static iomux_v3_cfg_t const fec_pads[] = {
78*4882a593Smuzhiyun 	MX6_PAD_ENET1_TX_EN__ENET2_MDC		| MUX_PAD_CTRL(MDIO_PAD_CTRL),
79*4882a593Smuzhiyun 	MX6_PAD_ENET1_TX_DATA1__ENET2_MDIO	| MUX_PAD_CTRL(MDIO_PAD_CTRL),
80*4882a593Smuzhiyun 	MX6_PAD_ENET2_TX_DATA0__ENET2_TDATA00	| MUX_PAD_CTRL(ENET_PAD_CTRL),
81*4882a593Smuzhiyun 	MX6_PAD_ENET2_TX_DATA1__ENET2_TDATA01	| MUX_PAD_CTRL(ENET_PAD_CTRL),
82*4882a593Smuzhiyun 	MX6_PAD_ENET2_TX_CLK__ENET2_REF_CLK2	| MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
83*4882a593Smuzhiyun 	MX6_PAD_ENET2_TX_EN__ENET2_TX_EN	| MUX_PAD_CTRL(ENET_PAD_CTRL),
84*4882a593Smuzhiyun 	MX6_PAD_ENET2_RX_DATA0__ENET2_RDATA00	| MUX_PAD_CTRL(ENET_PAD_CTRL),
85*4882a593Smuzhiyun 	MX6_PAD_ENET2_RX_DATA1__ENET2_RDATA01	| MUX_PAD_CTRL(ENET_PAD_CTRL),
86*4882a593Smuzhiyun 	MX6_PAD_ENET2_RX_EN__ENET2_RX_EN	| MUX_PAD_CTRL(ENET_PAD_CTRL),
87*4882a593Smuzhiyun 	MX6_PAD_ENET2_RX_ER__ENET2_RX_ER	| MUX_PAD_CTRL(ENET_PAD_CTRL),
88*4882a593Smuzhiyun 	MX6_PAD_UART4_TX_DATA__GPIO1_IO28	| MUX_PAD_CTRL(NO_PAD_CTRL),
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
setup_iomux_fec(void)91*4882a593Smuzhiyun static void setup_iomux_fec(void)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)96*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	setup_iomux_fec();
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	gpio_direction_output(RMII_PHY_RESET, 0);
101*4882a593Smuzhiyun 	/*
102*4882a593Smuzhiyun 	 * According to KSZ8081MNX-RNB manual:
103*4882a593Smuzhiyun 	 * For warm reset, the reset (RST#) pin should be asserted low for a
104*4882a593Smuzhiyun 	 * minimum of 500μs.  The strap-in pin values are read and updated
105*4882a593Smuzhiyun 	 * at the de-assertion of reset.
106*4882a593Smuzhiyun 	 */
107*4882a593Smuzhiyun 	udelay(500);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	gpio_direction_output(RMII_PHY_RESET, 1);
110*4882a593Smuzhiyun 	/*
111*4882a593Smuzhiyun 	 * According to KSZ8081MNX-RNB manual:
112*4882a593Smuzhiyun 	 * After the de-assertion of reset, wait a minimum of 100μs before
113*4882a593Smuzhiyun 	 * starting programming on the MIIM (MDC/MDIO) interface.
114*4882a593Smuzhiyun 	 */
115*4882a593Smuzhiyun 	udelay(100);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	return fecmxc_initialize(bis);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
setup_fec(void)120*4882a593Smuzhiyun static int setup_fec(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
123*4882a593Smuzhiyun 	int ret;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC2_MASK,
126*4882a593Smuzhiyun 			IOMUX_GPR1_FEC2_CLOCK_MUX1_SEL_MASK);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	ret = enable_fec_anatop_clock(1, ENET_50MHZ);
129*4882a593Smuzhiyun 	if (ret)
130*4882a593Smuzhiyun 		return ret;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	enable_enet_clk(1);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	return 0;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
board_phy_config(struct phy_device * phydev)137*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1f, 0x8190);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (phydev->drv->config)
142*4882a593Smuzhiyun 		phydev->drv->config(phydev);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
dram_init(void)147*4882a593Smuzhiyun int dram_init(void)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	gd->ram_size = imx_ddr_size();
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static iomux_v3_cfg_t const uart6_pads[] = {
155*4882a593Smuzhiyun 	MX6_PAD_CSI_MCLK__UART6_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
156*4882a593Smuzhiyun 	MX6_PAD_CSI_PIXCLK__UART6_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc1_pads[] = {
160*4882a593Smuzhiyun 	MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
161*4882a593Smuzhiyun 	MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
162*4882a593Smuzhiyun 	MX6_PAD_SD1_DATA0__USDHC1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
163*4882a593Smuzhiyun 	MX6_PAD_SD1_DATA1__USDHC1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
164*4882a593Smuzhiyun 	MX6_PAD_SD1_DATA2__USDHC1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
165*4882a593Smuzhiyun 	MX6_PAD_SD1_DATA3__USDHC1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
166*4882a593Smuzhiyun 	MX6_PAD_NAND_READY_B__USDHC1_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
167*4882a593Smuzhiyun 	MX6_PAD_NAND_CE0_B__USDHC1_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
168*4882a593Smuzhiyun 	MX6_PAD_NAND_CE1_B__USDHC1_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
169*4882a593Smuzhiyun 	MX6_PAD_NAND_CLE__USDHC1_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define USB_OTHERREGS_OFFSET	0x800
173*4882a593Smuzhiyun #define UCTRL_PWR_POL		(1 << 9)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static iomux_v3_cfg_t const usb_otg_pad[] = {
176*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO00__ANATOP_OTG1_ID | MUX_PAD_CTRL(OTG_ID_PAD_CTRL),
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
setup_iomux_uart(void)179*4882a593Smuzhiyun static void setup_iomux_uart(void)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart6_pads, ARRAY_SIZE(uart6_pads));
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
setup_usb(void)184*4882a593Smuzhiyun static void setup_usb(void)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(usb_otg_pad, ARRAY_SIZE(usb_otg_pad));
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg[1] = {
190*4882a593Smuzhiyun 	{USDHC1_BASE_ADDR},
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)193*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	return 1;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)198*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
201*4882a593Smuzhiyun 	usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
202*4882a593Smuzhiyun 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
board_early_init_f(void)205*4882a593Smuzhiyun int board_early_init_f(void)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	setup_iomux_uart();
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #ifdef CONFIG_POWER
213*4882a593Smuzhiyun #define I2C_PMIC       0
214*4882a593Smuzhiyun static struct pmic *pfuze;
power_init_board(void)215*4882a593Smuzhiyun int power_init_board(void)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	int ret;
218*4882a593Smuzhiyun 	unsigned int reg, rev_id;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	ret = power_pfuze3000_init(I2C_PMIC);
221*4882a593Smuzhiyun 	if (ret)
222*4882a593Smuzhiyun 		return ret;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	pfuze = pmic_get("PFUZE3000");
225*4882a593Smuzhiyun 	ret = pmic_probe(pfuze);
226*4882a593Smuzhiyun 	if (ret)
227*4882a593Smuzhiyun 		return ret;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	pmic_reg_read(pfuze, PFUZE3000_DEVICEID, &reg);
230*4882a593Smuzhiyun 	pmic_reg_read(pfuze, PFUZE3000_REVID, &rev_id);
231*4882a593Smuzhiyun 	printf("PMIC: PFUZE3000 DEV_ID=0x%x REV_ID=0x%x\n", reg, rev_id);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/* disable Low Power Mode during standby mode */
234*4882a593Smuzhiyun 	pmic_reg_write(pfuze, PFUZE3000_LDOGCTL, 0x1);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* SW1B step ramp up time from 2us to 4us/25mV */
237*4882a593Smuzhiyun 	pmic_reg_write(pfuze, PFUZE3000_SW1BCONF, 0x40);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* SW1B mode to APS/PFM */
240*4882a593Smuzhiyun 	pmic_reg_write(pfuze, PFUZE3000_SW1BMODE, 0xc);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	/* SW1B standby voltage set to 0.975V */
243*4882a593Smuzhiyun 	pmic_reg_write(pfuze, PFUZE3000_SW1BSTBY, 0xb);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun #endif
248*4882a593Smuzhiyun 
board_usb_phy_mode(int port)249*4882a593Smuzhiyun int board_usb_phy_mode(int port)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	if (port == 1)
252*4882a593Smuzhiyun 		return USB_INIT_HOST;
253*4882a593Smuzhiyun 	else
254*4882a593Smuzhiyun 		return USB_INIT_DEVICE;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
board_ehci_hcd_init(int port)257*4882a593Smuzhiyun int board_ehci_hcd_init(int port)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	u32 *usbnc_usb_ctrl;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (port > 1)
262*4882a593Smuzhiyun 		return -EINVAL;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
265*4882a593Smuzhiyun 				 port * 4);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* Set Power polarity */
268*4882a593Smuzhiyun 	setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	return 0;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
board_init(void)273*4882a593Smuzhiyun int board_init(void)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	/* Address of boot parameters */
276*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	#ifdef CONFIG_SYS_I2C_MXC
279*4882a593Smuzhiyun 		setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
280*4882a593Smuzhiyun 	#endif
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	setup_fec();
283*4882a593Smuzhiyun 	setup_usb();
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
checkboard(void)288*4882a593Smuzhiyun int checkboard(void)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	puts("Board: PICO-IMX6UL-EMMC\n");
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	return 0;
293*4882a593Smuzhiyun }
294