1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2014 Soeren Moch <smoch@web.de>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <asm/arch/clock.h>
8*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
9*4882a593Smuzhiyun #include <asm/arch/iomux.h>
10*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <asm/gpio.h>
13*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
14*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
15*4882a593Smuzhiyun #include <asm/mach-imx/sata.h>
16*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/video.h>
18*4882a593Smuzhiyun #include <mmc.h>
19*4882a593Smuzhiyun #include <fsl_esdhc.h>
20*4882a593Smuzhiyun #include <miiphy.h>
21*4882a593Smuzhiyun #include <netdev.h>
22*4882a593Smuzhiyun #include <asm/arch/mxc_hdmi.h>
23*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
24*4882a593Smuzhiyun #include <asm/io.h>
25*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
26*4882a593Smuzhiyun #include <i2c.h>
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define WEAK_PULLUP (PAD_CTL_PUS_47K_UP | \
30*4882a593Smuzhiyun PAD_CTL_SPEED_LOW | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
31*4882a593Smuzhiyun PAD_CTL_SRE_SLOW)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
34*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
35*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
38*4882a593Smuzhiyun PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
39*4882a593Smuzhiyun PAD_CTL_SRE_FAST | PAD_CTL_HYS)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
42*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
45*4882a593Smuzhiyun PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
46*4882a593Smuzhiyun PAD_CTL_ODE | PAD_CTL_SRE_FAST)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C
51*4882a593Smuzhiyun /* I2C1, SGTL5000 */
52*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info0 = {
53*4882a593Smuzhiyun .scl = {
54*4882a593Smuzhiyun .i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | I2C_PAD,
55*4882a593Smuzhiyun .gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | I2C_PAD,
56*4882a593Smuzhiyun .gp = IMX_GPIO_NR(5, 27)
57*4882a593Smuzhiyun },
58*4882a593Smuzhiyun .sda = {
59*4882a593Smuzhiyun .i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | I2C_PAD,
60*4882a593Smuzhiyun .gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | I2C_PAD,
61*4882a593Smuzhiyun .gp = IMX_GPIO_NR(5, 26)
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* I2C2 HDMI */
66*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info1 = {
67*4882a593Smuzhiyun .scl = {
68*4882a593Smuzhiyun .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
69*4882a593Smuzhiyun .gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
70*4882a593Smuzhiyun .gp = IMX_GPIO_NR(4, 12)
71*4882a593Smuzhiyun },
72*4882a593Smuzhiyun .sda = {
73*4882a593Smuzhiyun .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
74*4882a593Smuzhiyun .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
75*4882a593Smuzhiyun .gp = IMX_GPIO_NR(4, 13)
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* I2C3, CON11, DS1307, PCIe_SMB */
80*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info2 = {
81*4882a593Smuzhiyun .scl = {
82*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | I2C_PAD,
83*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | I2C_PAD,
84*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 3)
85*4882a593Smuzhiyun },
86*4882a593Smuzhiyun .sda = {
87*4882a593Smuzhiyun .i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | I2C_PAD,
88*4882a593Smuzhiyun .gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | I2C_PAD,
89*4882a593Smuzhiyun .gp = IMX_GPIO_NR(1, 6)
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun #endif /* CONFIG_SYS_I2C */
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static iomux_v3_cfg_t const uart1_pads[] = {
95*4882a593Smuzhiyun MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
96*4882a593Smuzhiyun MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static iomux_v3_cfg_t const uart2_pads[] = {
100*4882a593Smuzhiyun MX6_PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
101*4882a593Smuzhiyun MX6_PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static iomux_v3_cfg_t const enet_pads[] = {
105*4882a593Smuzhiyun MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
106*4882a593Smuzhiyun MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
107*4882a593Smuzhiyun MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
108*4882a593Smuzhiyun MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
109*4882a593Smuzhiyun MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
110*4882a593Smuzhiyun MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
111*4882a593Smuzhiyun MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
112*4882a593Smuzhiyun MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
113*4882a593Smuzhiyun MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
114*4882a593Smuzhiyun MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
115*4882a593Smuzhiyun MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
116*4882a593Smuzhiyun MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
117*4882a593Smuzhiyun MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
118*4882a593Smuzhiyun MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
119*4882a593Smuzhiyun MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
120*4882a593Smuzhiyun /* AR8035 PHY Reset */
121*4882a593Smuzhiyun MX6_PAD_ENET_CRS_DV__GPIO1_IO25 | MUX_PAD_CTRL(NO_PAD_CTRL),
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static iomux_v3_cfg_t const pcie_pads[] = {
125*4882a593Smuzhiyun /* W_DISABLE# */
126*4882a593Smuzhiyun MX6_PAD_KEY_COL4__GPIO4_IO14 | MUX_PAD_CTRL(WEAK_PULLUP),
127*4882a593Smuzhiyun /* PERST# */
128*4882a593Smuzhiyun MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
dram_init(void)131*4882a593Smuzhiyun int dram_init(void)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun gd->ram_size = 2048ul * 1024 * 1024;
134*4882a593Smuzhiyun return 0;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
setup_iomux_enet(void)137*4882a593Smuzhiyun static void setup_iomux_enet(void)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Reset AR8035 PHY */
142*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(1, 25) , 0);
143*4882a593Smuzhiyun udelay(500);
144*4882a593Smuzhiyun gpio_set_value(IMX_GPIO_NR(1, 25), 1);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
setup_pcie(void)147*4882a593Smuzhiyun static void setup_pcie(void)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
setup_iomux_uart(void)152*4882a593Smuzhiyun static void setup_iomux_uart(void)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
155*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
159*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc2_pads[] = {
160*4882a593Smuzhiyun MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
161*4882a593Smuzhiyun MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
162*4882a593Smuzhiyun MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
163*4882a593Smuzhiyun MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
164*4882a593Smuzhiyun MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
165*4882a593Smuzhiyun MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
166*4882a593Smuzhiyun MX6_PAD_NANDF_D2__GPIO2_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc3_pads[] = {
170*4882a593Smuzhiyun MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
171*4882a593Smuzhiyun MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
172*4882a593Smuzhiyun MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
173*4882a593Smuzhiyun MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
174*4882a593Smuzhiyun MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
175*4882a593Smuzhiyun MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
176*4882a593Smuzhiyun MX6_PAD_NANDF_D0__GPIO2_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc4_pads[] = {
180*4882a593Smuzhiyun MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
181*4882a593Smuzhiyun MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
182*4882a593Smuzhiyun MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
183*4882a593Smuzhiyun MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
184*4882a593Smuzhiyun MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
185*4882a593Smuzhiyun MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
186*4882a593Smuzhiyun MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
187*4882a593Smuzhiyun MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
188*4882a593Smuzhiyun MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
189*4882a593Smuzhiyun MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg[3] = {
193*4882a593Smuzhiyun {USDHC2_BASE_ADDR},
194*4882a593Smuzhiyun {USDHC3_BASE_ADDR},
195*4882a593Smuzhiyun {USDHC4_BASE_ADDR},
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun #define USDHC2_CD_GPIO IMX_GPIO_NR(2, 2)
199*4882a593Smuzhiyun #define USDHC3_CD_GPIO IMX_GPIO_NR(2, 0)
200*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)201*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
204*4882a593Smuzhiyun int ret = 0;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun switch (cfg->esdhc_base) {
207*4882a593Smuzhiyun case USDHC2_BASE_ADDR:
208*4882a593Smuzhiyun ret = !gpio_get_value(USDHC2_CD_GPIO);
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun case USDHC3_BASE_ADDR:
211*4882a593Smuzhiyun ret = !gpio_get_value(USDHC3_CD_GPIO);
212*4882a593Smuzhiyun break;
213*4882a593Smuzhiyun case USDHC4_BASE_ADDR:
214*4882a593Smuzhiyun ret = 1; /* eMMC/uSDHC4 is always present */
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun return ret;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)220*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun /*
223*4882a593Smuzhiyun * (U-Boot device node) (Physical Port)
224*4882a593Smuzhiyun * mmc0 SD2
225*4882a593Smuzhiyun * mmc1 SD3
226*4882a593Smuzhiyun * mmc2 eMMC
227*4882a593Smuzhiyun */
228*4882a593Smuzhiyun int i, ret;
229*4882a593Smuzhiyun for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
230*4882a593Smuzhiyun switch (i) {
231*4882a593Smuzhiyun case 0:
232*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
233*4882a593Smuzhiyun usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
234*4882a593Smuzhiyun gpio_direction_input(USDHC2_CD_GPIO);
235*4882a593Smuzhiyun usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
236*4882a593Smuzhiyun break;
237*4882a593Smuzhiyun case 1:
238*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
239*4882a593Smuzhiyun usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
240*4882a593Smuzhiyun gpio_direction_input(USDHC3_CD_GPIO);
241*4882a593Smuzhiyun usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
242*4882a593Smuzhiyun break;
243*4882a593Smuzhiyun case 2:
244*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
245*4882a593Smuzhiyun usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
246*4882a593Smuzhiyun usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
247*4882a593Smuzhiyun break;
248*4882a593Smuzhiyun default:
249*4882a593Smuzhiyun printf("Warning: you configured more USDHC controllers"
250*4882a593Smuzhiyun "(%d) then supported by the board (%d)\n",
251*4882a593Smuzhiyun i + 1, CONFIG_SYS_FSL_USDHC_NUM);
252*4882a593Smuzhiyun return -EINVAL;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
255*4882a593Smuzhiyun if (ret)
256*4882a593Smuzhiyun return ret;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun return 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* set environment device to boot device when booting from SD */
board_mmc_get_env_dev(int devno)262*4882a593Smuzhiyun int board_mmc_get_env_dev(int devno)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun return devno - 1;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
board_mmc_get_env_part(int devno)267*4882a593Smuzhiyun int board_mmc_get_env_part(int devno)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun return (devno == 3) ? 1 : 0; /* part 0 for SD2 / SD3, part 1 for eMMC */
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun #endif /* CONFIG_FSL_ESDHC */
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_IPUV3
do_enable_hdmi(struct display_info_t const * dev)274*4882a593Smuzhiyun static void do_enable_hdmi(struct display_info_t const *dev)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun imx_enable_hdmi_phy();
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun struct display_info_t const displays[] = {{
280*4882a593Smuzhiyun .bus = -1,
281*4882a593Smuzhiyun .addr = 0,
282*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_RGB24,
283*4882a593Smuzhiyun .detect = detect_hdmi,
284*4882a593Smuzhiyun .enable = do_enable_hdmi,
285*4882a593Smuzhiyun .mode = {
286*4882a593Smuzhiyun .name = "HDMI",
287*4882a593Smuzhiyun /* 1024x768@60Hz (VESA)*/
288*4882a593Smuzhiyun .refresh = 60,
289*4882a593Smuzhiyun .xres = 1024,
290*4882a593Smuzhiyun .yres = 768,
291*4882a593Smuzhiyun .pixclock = 15384,
292*4882a593Smuzhiyun .left_margin = 160,
293*4882a593Smuzhiyun .right_margin = 24,
294*4882a593Smuzhiyun .upper_margin = 29,
295*4882a593Smuzhiyun .lower_margin = 3,
296*4882a593Smuzhiyun .hsync_len = 136,
297*4882a593Smuzhiyun .vsync_len = 6,
298*4882a593Smuzhiyun .sync = FB_SYNC_EXT,
299*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
300*4882a593Smuzhiyun } } };
301*4882a593Smuzhiyun size_t display_count = ARRAY_SIZE(displays);
302*4882a593Smuzhiyun
setup_display(void)303*4882a593Smuzhiyun static void setup_display(void)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
306*4882a593Smuzhiyun int reg;
307*4882a593Smuzhiyun s32 timeout = 100000;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun enable_ipu_clock();
310*4882a593Smuzhiyun imx_setup_hdmi();
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* set video pll to 455MHz (24MHz * (37+11/12) / 2) */
313*4882a593Smuzhiyun reg = readl(&ccm->analog_pll_video);
314*4882a593Smuzhiyun reg |= BM_ANADIG_PLL_VIDEO_POWERDOWN;
315*4882a593Smuzhiyun writel(reg, &ccm->analog_pll_video);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun reg &= ~BM_ANADIG_PLL_VIDEO_DIV_SELECT;
318*4882a593Smuzhiyun reg |= BF_ANADIG_PLL_VIDEO_DIV_SELECT(37);
319*4882a593Smuzhiyun reg &= ~BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT;
320*4882a593Smuzhiyun reg |= BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(1);
321*4882a593Smuzhiyun writel(reg, &ccm->analog_pll_video);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num);
324*4882a593Smuzhiyun writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun reg &= ~BM_ANADIG_PLL_VIDEO_POWERDOWN;
327*4882a593Smuzhiyun writel(reg, &ccm->analog_pll_video);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun while (timeout--)
330*4882a593Smuzhiyun if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
331*4882a593Smuzhiyun break;
332*4882a593Smuzhiyun if (timeout < 0)
333*4882a593Smuzhiyun printf("Warning: video pll lock timeout!\n");
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun reg = readl(&ccm->analog_pll_video);
336*4882a593Smuzhiyun reg |= BM_ANADIG_PLL_VIDEO_ENABLE;
337*4882a593Smuzhiyun reg &= ~BM_ANADIG_PLL_VIDEO_BYPASS;
338*4882a593Smuzhiyun writel(reg, &ccm->analog_pll_video);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* gate ipu1_di0_clk */
341*4882a593Smuzhiyun reg = readl(&ccm->CCGR3);
342*4882a593Smuzhiyun reg &= ~MXC_CCM_CCGR3_LDB_DI0_MASK;
343*4882a593Smuzhiyun writel(reg, &ccm->CCGR3);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* select video_pll clock / 7 for ipu1_di0_clk -> 65MHz pixclock */
346*4882a593Smuzhiyun reg = readl(&ccm->chsccdr);
347*4882a593Smuzhiyun reg &= ~(MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK |
348*4882a593Smuzhiyun MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK |
349*4882a593Smuzhiyun MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK);
350*4882a593Smuzhiyun reg |= (2 << MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET) |
351*4882a593Smuzhiyun (6 << MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET) |
352*4882a593Smuzhiyun (0 << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
353*4882a593Smuzhiyun writel(reg, &ccm->chsccdr);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* enable ipu1_di0_clk */
356*4882a593Smuzhiyun reg = readl(&ccm->CCGR3);
357*4882a593Smuzhiyun reg |= MXC_CCM_CCGR3_LDB_DI0_MASK;
358*4882a593Smuzhiyun writel(reg, &ccm->CCGR3);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun #endif /* CONFIG_VIDEO_IPUV3 */
361*4882a593Smuzhiyun
ar8035_phy_fixup(struct phy_device * phydev)362*4882a593Smuzhiyun static int ar8035_phy_fixup(struct phy_device *phydev)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun unsigned short val;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* To enable AR8035 ouput a 125MHz clk from CLK_25M */
367*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
368*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
369*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
372*4882a593Smuzhiyun val &= 0xffe3;
373*4882a593Smuzhiyun val |= 0x18;
374*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* introduce tx clock delay */
377*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
378*4882a593Smuzhiyun val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
379*4882a593Smuzhiyun val |= 0x0100;
380*4882a593Smuzhiyun phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
board_phy_config(struct phy_device * phydev)385*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun ar8035_phy_fixup(phydev);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (phydev->drv->config)
390*4882a593Smuzhiyun phydev->drv->config(phydev);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
board_eth_init(bd_t * bis)395*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun setup_iomux_enet();
398*4882a593Smuzhiyun setup_pcie();
399*4882a593Smuzhiyun return cpu_eth_init(bis);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
board_early_init_f(void)402*4882a593Smuzhiyun int board_early_init_f(void)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun setup_iomux_uart();
405*4882a593Smuzhiyun return 0;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
409*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
410*4882a593Smuzhiyun /* 4 bit bus width */
411*4882a593Smuzhiyun {"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
412*4882a593Smuzhiyun {"sd3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
413*4882a593Smuzhiyun /* 8 bit bus width */
414*4882a593Smuzhiyun {"emmc", MAKE_CFGVAL(0x60, 0x58, 0x00, 0x00)},
415*4882a593Smuzhiyun {NULL, 0},
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun #endif
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
420*4882a593Smuzhiyun static iomux_v3_cfg_t const usb_otg_pads[] = {
421*4882a593Smuzhiyun MX6_PAD_ENET_RX_ER__USB_OTG_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun #endif
424*4882a593Smuzhiyun
board_init(void)425*4882a593Smuzhiyun int board_init(void)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun /* address of boot parameters */
428*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_IPUV3
431*4882a593Smuzhiyun setup_display();
432*4882a593Smuzhiyun #endif
433*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C
434*4882a593Smuzhiyun setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info0);
435*4882a593Smuzhiyun setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
436*4882a593Smuzhiyun setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
437*4882a593Smuzhiyun #endif
438*4882a593Smuzhiyun #ifdef CONFIG_DWC_AHSATA
439*4882a593Smuzhiyun setup_sata();
440*4882a593Smuzhiyun #endif
441*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
442*4882a593Smuzhiyun add_board_boot_modes(board_boot_modes);
443*4882a593Smuzhiyun #endif
444*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
445*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(
446*4882a593Smuzhiyun usb_otg_pads, ARRAY_SIZE(usb_otg_pads));
447*4882a593Smuzhiyun #endif
448*4882a593Smuzhiyun return 0;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
checkboard(void)451*4882a593Smuzhiyun int checkboard(void)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun puts("Board: TBS2910 Matrix ARM mini PC\n");
454*4882a593Smuzhiyun return 0;
455*4882a593Smuzhiyun }
456