1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2013-2014 Synopsys, Inc. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <bouncebuf.h>
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <malloc.h>
10*4882a593Smuzhiyun #include <nand.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include "axs10x.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define BUS_WIDTH 8 /* AXI data bus width in bytes */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* DMA buffer descriptor bits & masks */
19*4882a593Smuzhiyun #define BD_STAT_OWN (1 << 31)
20*4882a593Smuzhiyun #define BD_STAT_BD_FIRST (1 << 3)
21*4882a593Smuzhiyun #define BD_STAT_BD_LAST (1 << 2)
22*4882a593Smuzhiyun #define BD_SIZES_BUFFER1_MASK 0xfff
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define BD_STAT_BD_COMPLETE (BD_STAT_BD_FIRST | BD_STAT_BD_LAST)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* Controller command flags */
27*4882a593Smuzhiyun #define B_WFR (1 << 19) /* 1b - Wait for ready */
28*4882a593Smuzhiyun #define B_LC (1 << 18) /* 1b - Last cycle */
29*4882a593Smuzhiyun #define B_IWC (1 << 13) /* 1b - Interrupt when complete */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* NAND cycle types */
32*4882a593Smuzhiyun #define B_CT_ADDRESS (0x0 << 16) /* Address operation */
33*4882a593Smuzhiyun #define B_CT_COMMAND (0x1 << 16) /* Command operation */
34*4882a593Smuzhiyun #define B_CT_WRITE (0x2 << 16) /* Write operation */
35*4882a593Smuzhiyun #define B_CT_READ (0x3 << 16) /* Write operation */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun enum nand_isr_t {
38*4882a593Smuzhiyun NAND_ISR_DATAREQUIRED = 0,
39*4882a593Smuzhiyun NAND_ISR_TXUNDERFLOW,
40*4882a593Smuzhiyun NAND_ISR_TXOVERFLOW,
41*4882a593Smuzhiyun NAND_ISR_DATAAVAILABLE,
42*4882a593Smuzhiyun NAND_ISR_RXUNDERFLOW,
43*4882a593Smuzhiyun NAND_ISR_RXOVERFLOW,
44*4882a593Smuzhiyun NAND_ISR_TXDMACOMPLETE,
45*4882a593Smuzhiyun NAND_ISR_RXDMACOMPLETE,
46*4882a593Smuzhiyun NAND_ISR_DESCRIPTORUNAVAILABLE,
47*4882a593Smuzhiyun NAND_ISR_CMDDONE,
48*4882a593Smuzhiyun NAND_ISR_CMDAVAILABLE,
49*4882a593Smuzhiyun NAND_ISR_CMDERROR,
50*4882a593Smuzhiyun NAND_ISR_DATATRANSFEROVER,
51*4882a593Smuzhiyun NAND_ISR_NONE
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun enum nand_regs_t {
55*4882a593Smuzhiyun AC_FIFO = 0, /* address and command fifo */
56*4882a593Smuzhiyun IDMAC_BDADDR = 0x18, /* idmac descriptor list base address */
57*4882a593Smuzhiyun INT_STATUS = 0x118, /* interrupt status register */
58*4882a593Smuzhiyun INT_CLR_STATUS = 0x120, /* interrupt clear status register */
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun struct nand_bd {
62*4882a593Smuzhiyun uint32_t status; /* DES0 */
63*4882a593Smuzhiyun uint32_t sizes; /* DES1 */
64*4882a593Smuzhiyun uint32_t buffer_ptr0; /* DES2 */
65*4882a593Smuzhiyun uint32_t buffer_ptr1; /* DES3 */
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define NAND_REG_WRITE(r, v) \
69*4882a593Smuzhiyun writel(v, (volatile void __iomem *)(CONFIG_SYS_NAND_BASE + r))
70*4882a593Smuzhiyun #define NAND_REG_READ(r) \
71*4882a593Smuzhiyun readl((const volatile void __iomem *)(CONFIG_SYS_NAND_BASE + r))
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static struct nand_bd *bd; /* DMA buffer descriptors */
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /**
76*4882a593Smuzhiyun * axs101_nand_write_buf - write buffer to chip
77*4882a593Smuzhiyun * @mtd: MTD device structure
78*4882a593Smuzhiyun * @buf: data buffer
79*4882a593Smuzhiyun * @len: number of bytes to write
80*4882a593Smuzhiyun */
nand_flag_is_set(uint32_t flag)81*4882a593Smuzhiyun static uint32_t nand_flag_is_set(uint32_t flag)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun uint32_t reg = NAND_REG_READ(INT_STATUS);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (reg & (1 << NAND_ISR_CMDERROR))
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (reg & (1 << flag)) {
89*4882a593Smuzhiyun NAND_REG_WRITE(INT_CLR_STATUS, 1 << flag);
90*4882a593Smuzhiyun return 1;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun return 0;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /**
97*4882a593Smuzhiyun * axs101_nand_write_buf - write buffer to chip
98*4882a593Smuzhiyun * @mtd: MTD device structure
99*4882a593Smuzhiyun * @buf: data buffer
100*4882a593Smuzhiyun * @len: number of bytes to write
101*4882a593Smuzhiyun */
axs101_nand_write_buf(struct mtd_info * mtd,const u_char * buf,int len)102*4882a593Smuzhiyun static void axs101_nand_write_buf(struct mtd_info *mtd, const u_char *buf,
103*4882a593Smuzhiyun int len)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct bounce_buffer bbstate;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun bounce_buffer_start(&bbstate, (void *)buf, len, GEN_BB_READ);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* Setup buffer descriptor */
110*4882a593Smuzhiyun writel(BD_STAT_OWN | BD_STAT_BD_COMPLETE, &bd->status);
111*4882a593Smuzhiyun writel(ALIGN(len, BUS_WIDTH) & BD_SIZES_BUFFER1_MASK, &bd->sizes);
112*4882a593Smuzhiyun writel(bbstate.bounce_buffer, &bd->buffer_ptr0);
113*4882a593Smuzhiyun writel(0, &bd->buffer_ptr1);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* Flush modified buffer descriptor */
116*4882a593Smuzhiyun flush_dcache_range((unsigned long)bd,
117*4882a593Smuzhiyun (unsigned long)bd + sizeof(struct nand_bd));
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Issue "write" command */
120*4882a593Smuzhiyun NAND_REG_WRITE(AC_FIFO, B_CT_WRITE | B_WFR | B_IWC | B_LC | (len-1));
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* Wait for NAND command and DMA to complete */
123*4882a593Smuzhiyun while (!nand_flag_is_set(NAND_ISR_CMDDONE))
124*4882a593Smuzhiyun ;
125*4882a593Smuzhiyun while (!nand_flag_is_set(NAND_ISR_TXDMACOMPLETE))
126*4882a593Smuzhiyun ;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun bounce_buffer_stop(&bbstate);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /**
132*4882a593Smuzhiyun * axs101_nand_read_buf - read chip data into buffer
133*4882a593Smuzhiyun * @mtd: MTD device structure
134*4882a593Smuzhiyun * @buf: buffer to store data
135*4882a593Smuzhiyun * @len: number of bytes to read
136*4882a593Smuzhiyun */
axs101_nand_read_buf(struct mtd_info * mtd,u_char * buf,int len)137*4882a593Smuzhiyun static void axs101_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun struct bounce_buffer bbstate;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun bounce_buffer_start(&bbstate, buf, len, GEN_BB_WRITE);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* Setup buffer descriptor */
144*4882a593Smuzhiyun writel(BD_STAT_OWN | BD_STAT_BD_COMPLETE, &bd->status);
145*4882a593Smuzhiyun writel(ALIGN(len, BUS_WIDTH) & BD_SIZES_BUFFER1_MASK, &bd->sizes);
146*4882a593Smuzhiyun writel(bbstate.bounce_buffer, &bd->buffer_ptr0);
147*4882a593Smuzhiyun writel(0, &bd->buffer_ptr1);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Flush modified buffer descriptor */
150*4882a593Smuzhiyun flush_dcache_range((unsigned long)bd,
151*4882a593Smuzhiyun (unsigned long)bd + sizeof(struct nand_bd));
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Issue "read" command */
154*4882a593Smuzhiyun NAND_REG_WRITE(AC_FIFO, B_CT_READ | B_WFR | B_IWC | B_LC | (len - 1));
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Wait for NAND command and DMA to complete */
157*4882a593Smuzhiyun while (!nand_flag_is_set(NAND_ISR_CMDDONE))
158*4882a593Smuzhiyun ;
159*4882a593Smuzhiyun while (!nand_flag_is_set(NAND_ISR_RXDMACOMPLETE))
160*4882a593Smuzhiyun ;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun bounce_buffer_stop(&bbstate);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /**
166*4882a593Smuzhiyun * axs101_nand_read_byte - read one byte from the chip
167*4882a593Smuzhiyun * @mtd: MTD device structure
168*4882a593Smuzhiyun */
axs101_nand_read_byte(struct mtd_info * mtd)169*4882a593Smuzhiyun static u_char axs101_nand_read_byte(struct mtd_info *mtd)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun u8 byte;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun axs101_nand_read_buf(mtd, (uchar *)&byte, sizeof(byte));
174*4882a593Smuzhiyun return byte;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /**
178*4882a593Smuzhiyun * axs101_nand_read_word - read one word from the chip
179*4882a593Smuzhiyun * @mtd: MTD device structure
180*4882a593Smuzhiyun */
axs101_nand_read_word(struct mtd_info * mtd)181*4882a593Smuzhiyun static u16 axs101_nand_read_word(struct mtd_info *mtd)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun u16 word;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun axs101_nand_read_buf(mtd, (uchar *)&word, sizeof(word));
186*4882a593Smuzhiyun return word;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /**
190*4882a593Smuzhiyun * axs101_nand_hwcontrol - NAND control functions wrapper.
191*4882a593Smuzhiyun * @mtd: MTD device structure
192*4882a593Smuzhiyun * @cmd: Command
193*4882a593Smuzhiyun */
axs101_nand_hwcontrol(struct mtd_info * mtdinfo,int cmd,unsigned int ctrl)194*4882a593Smuzhiyun static void axs101_nand_hwcontrol(struct mtd_info *mtdinfo, int cmd,
195*4882a593Smuzhiyun unsigned int ctrl)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun if (cmd == NAND_CMD_NONE)
198*4882a593Smuzhiyun return;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun cmd = cmd & 0xff;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun switch (ctrl & (NAND_ALE | NAND_CLE)) {
203*4882a593Smuzhiyun /* Address */
204*4882a593Smuzhiyun case NAND_ALE:
205*4882a593Smuzhiyun cmd |= B_CT_ADDRESS;
206*4882a593Smuzhiyun break;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Command */
209*4882a593Smuzhiyun case NAND_CLE:
210*4882a593Smuzhiyun cmd |= B_CT_COMMAND | B_WFR;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun break;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun default:
215*4882a593Smuzhiyun debug("%s: unknown ctrl %#x\n", __func__, ctrl);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun NAND_REG_WRITE(AC_FIFO, cmd | B_LC);
219*4882a593Smuzhiyun while (!nand_flag_is_set(NAND_ISR_CMDDONE))
220*4882a593Smuzhiyun ;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
board_nand_init(struct nand_chip * nand)223*4882a593Smuzhiyun int board_nand_init(struct nand_chip *nand)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun bd = (struct nand_bd *)memalign(ARCH_DMA_MINALIGN,
226*4882a593Smuzhiyun sizeof(struct nand_bd));
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Set buffer descriptor address in IDMAC */
229*4882a593Smuzhiyun NAND_REG_WRITE(IDMAC_BDADDR, bd);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun nand->ecc.mode = NAND_ECC_SOFT;
232*4882a593Smuzhiyun nand->cmd_ctrl = axs101_nand_hwcontrol;
233*4882a593Smuzhiyun nand->read_byte = axs101_nand_read_byte;
234*4882a593Smuzhiyun nand->read_word = axs101_nand_read_word;
235*4882a593Smuzhiyun nand->write_buf = axs101_nand_write_buf;
236*4882a593Smuzhiyun nand->read_buf = axs101_nand_read_buf;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* MBv3 has NAND IC with 16-bit data bus */
239*4882a593Smuzhiyun if (gd->board_type == AXS_MB_V3)
240*4882a593Smuzhiyun nand->options |= NAND_BUSWIDTH_16;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return 0;
243*4882a593Smuzhiyun }
244