1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
3*4882a593Smuzhiyun * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (C) Copyright 2007-2011
6*4882a593Smuzhiyun * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7*4882a593Smuzhiyun * Tom Cubie <tangliang@allwinnertech.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Some board init for the Allwinner A10-evb board.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <common.h>
15*4882a593Smuzhiyun #include <mmc.h>
16*4882a593Smuzhiyun #include <axp_pmic.h>
17*4882a593Smuzhiyun #include <asm/arch/clock.h>
18*4882a593Smuzhiyun #include <asm/arch/cpu.h>
19*4882a593Smuzhiyun #include <asm/arch/display.h>
20*4882a593Smuzhiyun #include <asm/arch/dram.h>
21*4882a593Smuzhiyun #include <asm/arch/gpio.h>
22*4882a593Smuzhiyun #include <asm/arch/mmc.h>
23*4882a593Smuzhiyun #include <asm/arch/spl.h>
24*4882a593Smuzhiyun #include <asm/arch/usb_phy.h>
25*4882a593Smuzhiyun #ifndef CONFIG_ARM64
26*4882a593Smuzhiyun #include <asm/armv7.h>
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun #include <asm/gpio.h>
29*4882a593Smuzhiyun #include <asm/io.h>
30*4882a593Smuzhiyun #include <crc.h>
31*4882a593Smuzhiyun #include <environment.h>
32*4882a593Smuzhiyun #include <linux/libfdt.h>
33*4882a593Smuzhiyun #include <nand.h>
34*4882a593Smuzhiyun #include <net.h>
35*4882a593Smuzhiyun #include <sy8106a.h>
36*4882a593Smuzhiyun #include <asm/setup.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
39*4882a593Smuzhiyun /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
40*4882a593Smuzhiyun int soft_i2c_gpio_sda;
41*4882a593Smuzhiyun int soft_i2c_gpio_scl;
42*4882a593Smuzhiyun
soft_i2c_board_init(void)43*4882a593Smuzhiyun static int soft_i2c_board_init(void)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun int ret;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
48*4882a593Smuzhiyun if (soft_i2c_gpio_sda < 0) {
49*4882a593Smuzhiyun printf("Error invalid soft i2c sda pin: '%s', err %d\n",
50*4882a593Smuzhiyun CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
51*4882a593Smuzhiyun return soft_i2c_gpio_sda;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
54*4882a593Smuzhiyun if (ret) {
55*4882a593Smuzhiyun printf("Error requesting soft i2c sda pin: '%s', err %d\n",
56*4882a593Smuzhiyun CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
57*4882a593Smuzhiyun return ret;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
61*4882a593Smuzhiyun if (soft_i2c_gpio_scl < 0) {
62*4882a593Smuzhiyun printf("Error invalid soft i2c scl pin: '%s', err %d\n",
63*4882a593Smuzhiyun CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
64*4882a593Smuzhiyun return soft_i2c_gpio_scl;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
67*4882a593Smuzhiyun if (ret) {
68*4882a593Smuzhiyun printf("Error requesting soft i2c scl pin: '%s', err %d\n",
69*4882a593Smuzhiyun CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
70*4882a593Smuzhiyun return ret;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun return 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun #else
soft_i2c_board_init(void)76*4882a593Smuzhiyun static int soft_i2c_board_init(void) { return 0; }
77*4882a593Smuzhiyun #endif
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
80*4882a593Smuzhiyun
i2c_init_board(void)81*4882a593Smuzhiyun void i2c_init_board(void)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun #ifdef CONFIG_I2C0_ENABLE
84*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN4I) || \
85*4882a593Smuzhiyun defined(CONFIG_MACH_SUN5I) || \
86*4882a593Smuzhiyun defined(CONFIG_MACH_SUN7I) || \
87*4882a593Smuzhiyun defined(CONFIG_MACH_SUN8I_R40)
88*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
89*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
90*4882a593Smuzhiyun clock_twi_onoff(0, 1);
91*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN6I)
92*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
93*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
94*4882a593Smuzhiyun clock_twi_onoff(0, 1);
95*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN8I)
96*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
97*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
98*4882a593Smuzhiyun clock_twi_onoff(0, 1);
99*4882a593Smuzhiyun #endif
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #ifdef CONFIG_I2C1_ENABLE
103*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN4I) || \
104*4882a593Smuzhiyun defined(CONFIG_MACH_SUN7I) || \
105*4882a593Smuzhiyun defined(CONFIG_MACH_SUN8I_R40)
106*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
107*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
108*4882a593Smuzhiyun clock_twi_onoff(1, 1);
109*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN5I)
110*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
111*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
112*4882a593Smuzhiyun clock_twi_onoff(1, 1);
113*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN6I)
114*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
115*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
116*4882a593Smuzhiyun clock_twi_onoff(1, 1);
117*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN8I)
118*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
119*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
120*4882a593Smuzhiyun clock_twi_onoff(1, 1);
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun #endif
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #ifdef CONFIG_I2C2_ENABLE
125*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN4I) || \
126*4882a593Smuzhiyun defined(CONFIG_MACH_SUN7I) || \
127*4882a593Smuzhiyun defined(CONFIG_MACH_SUN8I_R40)
128*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
129*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
130*4882a593Smuzhiyun clock_twi_onoff(2, 1);
131*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN5I)
132*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
133*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
134*4882a593Smuzhiyun clock_twi_onoff(2, 1);
135*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN6I)
136*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
137*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
138*4882a593Smuzhiyun clock_twi_onoff(2, 1);
139*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN8I)
140*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
141*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
142*4882a593Smuzhiyun clock_twi_onoff(2, 1);
143*4882a593Smuzhiyun #endif
144*4882a593Smuzhiyun #endif
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #ifdef CONFIG_I2C3_ENABLE
147*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN6I)
148*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
149*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
150*4882a593Smuzhiyun clock_twi_onoff(3, 1);
151*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN7I) || \
152*4882a593Smuzhiyun defined(CONFIG_MACH_SUN8I_R40)
153*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
154*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
155*4882a593Smuzhiyun clock_twi_onoff(3, 1);
156*4882a593Smuzhiyun #endif
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #ifdef CONFIG_I2C4_ENABLE
160*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN7I) || \
161*4882a593Smuzhiyun defined(CONFIG_MACH_SUN8I_R40)
162*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
163*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
164*4882a593Smuzhiyun clock_twi_onoff(4, 1);
165*4882a593Smuzhiyun #endif
166*4882a593Smuzhiyun #endif
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #ifdef CONFIG_R_I2C_ENABLE
169*4882a593Smuzhiyun clock_twi_onoff(5, 1);
170*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
171*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
172*4882a593Smuzhiyun #endif
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* add board specific code here */
board_init(void)176*4882a593Smuzhiyun int board_init(void)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun #ifndef CONFIG_ARM64
183*4882a593Smuzhiyun asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
184*4882a593Smuzhiyun debug("id_pfr1: 0x%08x\n", id_pfr1);
185*4882a593Smuzhiyun /* Generic Timer Extension available? */
186*4882a593Smuzhiyun if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
187*4882a593Smuzhiyun uint32_t freq;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun debug("Setting CNTFRQ\n");
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun * CNTFRQ is a secure register, so we will crash if we try to
193*4882a593Smuzhiyun * write this from the non-secure world (read is OK, though).
194*4882a593Smuzhiyun * In case some bootcode has already set the correct value,
195*4882a593Smuzhiyun * we avoid the risk of writing to it.
196*4882a593Smuzhiyun */
197*4882a593Smuzhiyun asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
198*4882a593Smuzhiyun if (freq != COUNTER_FREQUENCY) {
199*4882a593Smuzhiyun debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
200*4882a593Smuzhiyun freq, COUNTER_FREQUENCY);
201*4882a593Smuzhiyun #ifdef CONFIG_NON_SECURE
202*4882a593Smuzhiyun printf("arch timer frequency is wrong, but cannot adjust it\n");
203*4882a593Smuzhiyun #else
204*4882a593Smuzhiyun asm volatile("mcr p15, 0, %0, c14, c0, 0"
205*4882a593Smuzhiyun : : "r"(COUNTER_FREQUENCY));
206*4882a593Smuzhiyun #endif
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun #endif /* !CONFIG_ARM64 */
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun ret = axp_gpio_init();
212*4882a593Smuzhiyun if (ret)
213*4882a593Smuzhiyun return ret;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun #ifdef CONFIG_SATAPWR
216*4882a593Smuzhiyun satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
217*4882a593Smuzhiyun gpio_request(satapwr_pin, "satapwr");
218*4882a593Smuzhiyun gpio_direction_output(satapwr_pin, 1);
219*4882a593Smuzhiyun #endif
220*4882a593Smuzhiyun #ifdef CONFIG_MACPWR
221*4882a593Smuzhiyun macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
222*4882a593Smuzhiyun gpio_request(macpwr_pin, "macpwr");
223*4882a593Smuzhiyun gpio_direction_output(macpwr_pin, 1);
224*4882a593Smuzhiyun #endif
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #ifdef CONFIG_DM_I2C
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun * Temporary workaround for enabling I2C clocks until proper sunxi DM
229*4882a593Smuzhiyun * clk, reset and pinctrl drivers land.
230*4882a593Smuzhiyun */
231*4882a593Smuzhiyun i2c_init_board();
232*4882a593Smuzhiyun #endif
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* Uses dm gpio code so do this here and not in i2c_init_board() */
235*4882a593Smuzhiyun return soft_i2c_board_init();
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
dram_init(void)238*4882a593Smuzhiyun int dram_init(void)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return 0;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun #if defined(CONFIG_NAND_SUNXI)
nand_pinmux_setup(void)246*4882a593Smuzhiyun static void nand_pinmux_setup(void)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun unsigned int pin;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
251*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
254*4882a593Smuzhiyun for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
255*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
256*4882a593Smuzhiyun #endif
257*4882a593Smuzhiyun /* sun4i / sun7i do have a PC23, but it is not used for nand,
258*4882a593Smuzhiyun * only sun7i has a PC24 */
259*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN7I
260*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
261*4882a593Smuzhiyun #endif
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
nand_clock_setup(void)264*4882a593Smuzhiyun static void nand_clock_setup(void)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct sunxi_ccm_reg *const ccm =
267*4882a593Smuzhiyun (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
270*4882a593Smuzhiyun #ifdef CONFIG_MACH_SUN9I
271*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
272*4882a593Smuzhiyun #else
273*4882a593Smuzhiyun setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
274*4882a593Smuzhiyun #endif
275*4882a593Smuzhiyun setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
board_nand_init(void)278*4882a593Smuzhiyun void board_nand_init(void)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun nand_pinmux_setup();
281*4882a593Smuzhiyun nand_clock_setup();
282*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
283*4882a593Smuzhiyun sunxi_nand_init();
284*4882a593Smuzhiyun #endif
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun #endif
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun #ifdef CONFIG_MMC
mmc_pinmux_setup(int sdc)289*4882a593Smuzhiyun static void mmc_pinmux_setup(int sdc)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun unsigned int pin;
292*4882a593Smuzhiyun __maybe_unused int pins;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun switch (sdc) {
295*4882a593Smuzhiyun case 0:
296*4882a593Smuzhiyun /* SDC0: PF0-PF5 */
297*4882a593Smuzhiyun for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
298*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
299*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
300*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun break;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun case 1:
305*4882a593Smuzhiyun pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
308*4882a593Smuzhiyun defined(CONFIG_MACH_SUN8I_R40)
309*4882a593Smuzhiyun if (pins == SUNXI_GPIO_H) {
310*4882a593Smuzhiyun /* SDC1: PH22-PH-27 */
311*4882a593Smuzhiyun for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
312*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
313*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
314*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun } else {
317*4882a593Smuzhiyun /* SDC1: PG0-PG5 */
318*4882a593Smuzhiyun for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
319*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
320*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
321*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN5I)
325*4882a593Smuzhiyun /* SDC1: PG3-PG8 */
326*4882a593Smuzhiyun for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
327*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
328*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
329*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN6I)
332*4882a593Smuzhiyun /* SDC1: PG0-PG5 */
333*4882a593Smuzhiyun for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
334*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
335*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
336*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN8I)
339*4882a593Smuzhiyun if (pins == SUNXI_GPIO_D) {
340*4882a593Smuzhiyun /* SDC1: PD2-PD7 */
341*4882a593Smuzhiyun for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
342*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
343*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
344*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun } else {
347*4882a593Smuzhiyun /* SDC1: PG0-PG5 */
348*4882a593Smuzhiyun for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
349*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
350*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
351*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun #endif
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun case 2:
358*4882a593Smuzhiyun pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
361*4882a593Smuzhiyun /* SDC2: PC6-PC11 */
362*4882a593Smuzhiyun for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
363*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
364*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
365*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN5I)
368*4882a593Smuzhiyun if (pins == SUNXI_GPIO_E) {
369*4882a593Smuzhiyun /* SDC2: PE4-PE9 */
370*4882a593Smuzhiyun for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
371*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
372*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
373*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun } else {
376*4882a593Smuzhiyun /* SDC2: PC6-PC15 */
377*4882a593Smuzhiyun for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
378*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
379*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
380*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN6I)
384*4882a593Smuzhiyun if (pins == SUNXI_GPIO_A) {
385*4882a593Smuzhiyun /* SDC2: PA9-PA14 */
386*4882a593Smuzhiyun for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
387*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
388*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
389*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun } else {
392*4882a593Smuzhiyun /* SDC2: PC6-PC15, PC24 */
393*4882a593Smuzhiyun for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
394*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
395*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
396*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
400*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
401*4882a593Smuzhiyun sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN8I_R40)
404*4882a593Smuzhiyun /* SDC2: PC6-PC15, PC24 */
405*4882a593Smuzhiyun for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
406*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
407*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
408*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
412*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
413*4882a593Smuzhiyun sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
414*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
415*4882a593Smuzhiyun /* SDC2: PC5-PC6, PC8-PC16 */
416*4882a593Smuzhiyun for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
417*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
418*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
419*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
423*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
424*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
425*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN9I)
428*4882a593Smuzhiyun /* SDC2: PC6-PC16 */
429*4882a593Smuzhiyun for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
430*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
431*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
432*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun #endif
435*4882a593Smuzhiyun break;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun case 3:
438*4882a593Smuzhiyun pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
441*4882a593Smuzhiyun defined(CONFIG_MACH_SUN8I_R40)
442*4882a593Smuzhiyun /* SDC3: PI4-PI9 */
443*4882a593Smuzhiyun for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
444*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
445*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
446*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun #elif defined(CONFIG_MACH_SUN6I)
449*4882a593Smuzhiyun if (pins == SUNXI_GPIO_A) {
450*4882a593Smuzhiyun /* SDC3: PA9-PA14 */
451*4882a593Smuzhiyun for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
452*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
453*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
454*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun } else {
457*4882a593Smuzhiyun /* SDC3: PC6-PC15, PC24 */
458*4882a593Smuzhiyun for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
459*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
460*4882a593Smuzhiyun sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
461*4882a593Smuzhiyun sunxi_gpio_set_drv(pin, 2);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
465*4882a593Smuzhiyun sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
466*4882a593Smuzhiyun sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun #endif
469*4882a593Smuzhiyun break;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun default:
472*4882a593Smuzhiyun printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
473*4882a593Smuzhiyun break;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)477*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun __maybe_unused struct mmc *mmc0, *mmc1;
480*4882a593Smuzhiyun __maybe_unused char buf[512];
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
483*4882a593Smuzhiyun mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
484*4882a593Smuzhiyun if (!mmc0)
485*4882a593Smuzhiyun return -1;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
488*4882a593Smuzhiyun mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
489*4882a593Smuzhiyun mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
490*4882a593Smuzhiyun if (!mmc1)
491*4882a593Smuzhiyun return -1;
492*4882a593Smuzhiyun #endif
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
495*4882a593Smuzhiyun /*
496*4882a593Smuzhiyun * On systems with an emmc (mmc2), figure out if we are booting from
497*4882a593Smuzhiyun * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc.
498*4882a593Smuzhiyun * are searched there first. Note we only do this for u-boot proper,
499*4882a593Smuzhiyun * not for the SPL, see spl_boot_device().
500*4882a593Smuzhiyun */
501*4882a593Smuzhiyun if (readb(SPL_ADDR + 0x28) == SUNXI_BOOTED_FROM_MMC2) {
502*4882a593Smuzhiyun /* Booting from emmc / mmc2, swap */
503*4882a593Smuzhiyun mmc0->block_dev.devnum = 1;
504*4882a593Smuzhiyun mmc1->block_dev.devnum = 0;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun #endif
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun return 0;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun #endif
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
sunxi_board_init(void)513*4882a593Smuzhiyun void sunxi_board_init(void)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun int power_failed = 0;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun #ifdef CONFIG_SY8106A_POWER
518*4882a593Smuzhiyun power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
519*4882a593Smuzhiyun #endif
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
522*4882a593Smuzhiyun defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
523*4882a593Smuzhiyun defined CONFIG_AXP818_POWER
524*4882a593Smuzhiyun power_failed = axp_init();
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
527*4882a593Smuzhiyun defined CONFIG_AXP818_POWER
528*4882a593Smuzhiyun power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
529*4882a593Smuzhiyun #endif
530*4882a593Smuzhiyun power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
531*4882a593Smuzhiyun power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
532*4882a593Smuzhiyun #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
533*4882a593Smuzhiyun power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
534*4882a593Smuzhiyun #endif
535*4882a593Smuzhiyun #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
536*4882a593Smuzhiyun defined CONFIG_AXP818_POWER
537*4882a593Smuzhiyun power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
538*4882a593Smuzhiyun #endif
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
541*4882a593Smuzhiyun defined CONFIG_AXP818_POWER
542*4882a593Smuzhiyun power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
543*4882a593Smuzhiyun #endif
544*4882a593Smuzhiyun power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
545*4882a593Smuzhiyun #if !defined(CONFIG_AXP152_POWER)
546*4882a593Smuzhiyun power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
547*4882a593Smuzhiyun #endif
548*4882a593Smuzhiyun #ifdef CONFIG_AXP209_POWER
549*4882a593Smuzhiyun power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
550*4882a593Smuzhiyun #endif
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
553*4882a593Smuzhiyun defined(CONFIG_AXP818_POWER)
554*4882a593Smuzhiyun power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
555*4882a593Smuzhiyun power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
556*4882a593Smuzhiyun #if !defined CONFIG_AXP809_POWER
557*4882a593Smuzhiyun power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
558*4882a593Smuzhiyun power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
559*4882a593Smuzhiyun #endif
560*4882a593Smuzhiyun power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
561*4882a593Smuzhiyun power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
562*4882a593Smuzhiyun power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
563*4882a593Smuzhiyun #endif
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun #ifdef CONFIG_AXP818_POWER
566*4882a593Smuzhiyun power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
567*4882a593Smuzhiyun power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
568*4882a593Smuzhiyun power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
569*4882a593Smuzhiyun #endif
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun #if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
572*4882a593Smuzhiyun power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
573*4882a593Smuzhiyun #endif
574*4882a593Smuzhiyun #endif
575*4882a593Smuzhiyun printf("DRAM:");
576*4882a593Smuzhiyun gd->ram_size = sunxi_dram_init();
577*4882a593Smuzhiyun printf(" %d MiB\n", (int)(gd->ram_size >> 20));
578*4882a593Smuzhiyun if (!gd->ram_size)
579*4882a593Smuzhiyun hang();
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /*
582*4882a593Smuzhiyun * Only clock up the CPU to full speed if we are reasonably
583*4882a593Smuzhiyun * assured it's being powered with suitable core voltage
584*4882a593Smuzhiyun */
585*4882a593Smuzhiyun if (!power_failed)
586*4882a593Smuzhiyun clock_set_pll1(CONFIG_SYS_CLK_FREQ);
587*4882a593Smuzhiyun else
588*4882a593Smuzhiyun printf("Failed to set core voltage! Can't set CPU frequency\n");
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun #endif
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun #ifdef CONFIG_USB_GADGET
g_dnl_board_usb_cable_connected(void)593*4882a593Smuzhiyun int g_dnl_board_usb_cable_connected(void)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun struct udevice *dev;
596*4882a593Smuzhiyun struct phy phy;
597*4882a593Smuzhiyun int ret;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun ret = uclass_get_device(UCLASS_USB_GADGET_GENERIC, 0, &dev);
600*4882a593Smuzhiyun if (ret) {
601*4882a593Smuzhiyun pr_err("%s: Cannot find USB device\n", __func__);
602*4882a593Smuzhiyun return ret;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun ret = generic_phy_get_by_name(dev, "usb", &phy);
606*4882a593Smuzhiyun if (ret) {
607*4882a593Smuzhiyun pr_err("failed to get %s USB PHY\n", dev->name);
608*4882a593Smuzhiyun return ret;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun ret = generic_phy_init(&phy);
612*4882a593Smuzhiyun if (ret) {
613*4882a593Smuzhiyun pr_err("failed to init %s USB PHY\n", dev->name);
614*4882a593Smuzhiyun return ret;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun ret = sun4i_usb_phy_vbus_detect(&phy);
618*4882a593Smuzhiyun if (ret == 1) {
619*4882a593Smuzhiyun pr_err("A charger is plugged into the OTG\n");
620*4882a593Smuzhiyun return -ENODEV;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun return ret;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun #endif
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun #ifdef CONFIG_SERIAL_TAG
get_board_serial(struct tag_serialnr * serialnr)628*4882a593Smuzhiyun void get_board_serial(struct tag_serialnr *serialnr)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun char *serial_string;
631*4882a593Smuzhiyun unsigned long long serial;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun serial_string = env_get("serial#");
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if (serial_string) {
636*4882a593Smuzhiyun serial = simple_strtoull(serial_string, NULL, 16);
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun serialnr->high = (unsigned int) (serial >> 32);
639*4882a593Smuzhiyun serialnr->low = (unsigned int) (serial & 0xffffffff);
640*4882a593Smuzhiyun } else {
641*4882a593Smuzhiyun serialnr->high = 0;
642*4882a593Smuzhiyun serialnr->low = 0;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun #endif
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /*
648*4882a593Smuzhiyun * Check the SPL header for the "sunxi" variant. If found: parse values
649*4882a593Smuzhiyun * that might have been passed by the loader ("fel" utility), and update
650*4882a593Smuzhiyun * the environment accordingly.
651*4882a593Smuzhiyun */
parse_spl_header(const uint32_t spl_addr)652*4882a593Smuzhiyun static void parse_spl_header(const uint32_t spl_addr)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun struct boot_file_head *spl = (void *)(ulong)spl_addr;
655*4882a593Smuzhiyun if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
656*4882a593Smuzhiyun return; /* signature mismatch, no usable header */
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun uint8_t spl_header_version = spl->spl_signature[3];
659*4882a593Smuzhiyun if (spl_header_version != SPL_HEADER_VERSION) {
660*4882a593Smuzhiyun printf("sunxi SPL version mismatch: expected %u, got %u\n",
661*4882a593Smuzhiyun SPL_HEADER_VERSION, spl_header_version);
662*4882a593Smuzhiyun return;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun if (!spl->fel_script_address)
665*4882a593Smuzhiyun return;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun if (spl->fel_uEnv_length != 0) {
668*4882a593Smuzhiyun /*
669*4882a593Smuzhiyun * data is expected in uEnv.txt compatible format, so "env
670*4882a593Smuzhiyun * import -t" the string(s) at fel_script_address right away.
671*4882a593Smuzhiyun */
672*4882a593Smuzhiyun himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
673*4882a593Smuzhiyun spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
674*4882a593Smuzhiyun return;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun /* otherwise assume .scr format (mkimage-type script) */
677*4882a593Smuzhiyun env_set_hex("fel_scriptaddr", spl->fel_script_address);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /*
681*4882a593Smuzhiyun * Note this function gets called multiple times.
682*4882a593Smuzhiyun * It must not make any changes to env variables which already exist.
683*4882a593Smuzhiyun */
setup_environment(const void * fdt)684*4882a593Smuzhiyun static void setup_environment(const void *fdt)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun char serial_string[17] = { 0 };
687*4882a593Smuzhiyun unsigned int sid[4];
688*4882a593Smuzhiyun uint8_t mac_addr[6];
689*4882a593Smuzhiyun char ethaddr[16];
690*4882a593Smuzhiyun int i, ret;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun ret = sunxi_get_sid(sid);
693*4882a593Smuzhiyun if (ret == 0 && sid[0] != 0) {
694*4882a593Smuzhiyun /*
695*4882a593Smuzhiyun * The single words 1 - 3 of the SID have quite a few bits
696*4882a593Smuzhiyun * which are the same on many models, so we take a crc32
697*4882a593Smuzhiyun * of all 3 words, to get a more unique value.
698*4882a593Smuzhiyun *
699*4882a593Smuzhiyun * Note we only do this on newer SoCs as we cannot change
700*4882a593Smuzhiyun * the algorithm on older SoCs since those have been using
701*4882a593Smuzhiyun * fixed mac-addresses based on only using word 3 for a
702*4882a593Smuzhiyun * long time and changing a fixed mac-address with an
703*4882a593Smuzhiyun * u-boot update is not good.
704*4882a593Smuzhiyun */
705*4882a593Smuzhiyun #if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
706*4882a593Smuzhiyun !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
707*4882a593Smuzhiyun !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
708*4882a593Smuzhiyun sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
709*4882a593Smuzhiyun #endif
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /* Ensure the NIC specific bytes of the mac are not all 0 */
712*4882a593Smuzhiyun if ((sid[3] & 0xffffff) == 0)
713*4882a593Smuzhiyun sid[3] |= 0x800000;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
716*4882a593Smuzhiyun sprintf(ethaddr, "ethernet%d", i);
717*4882a593Smuzhiyun if (!fdt_get_alias(fdt, ethaddr))
718*4882a593Smuzhiyun continue;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun if (i == 0)
721*4882a593Smuzhiyun strcpy(ethaddr, "ethaddr");
722*4882a593Smuzhiyun else
723*4882a593Smuzhiyun sprintf(ethaddr, "eth%daddr", i);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun if (env_get(ethaddr))
726*4882a593Smuzhiyun continue;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* Non OUI / registered MAC address */
729*4882a593Smuzhiyun mac_addr[0] = (i << 4) | 0x02;
730*4882a593Smuzhiyun mac_addr[1] = (sid[0] >> 0) & 0xff;
731*4882a593Smuzhiyun mac_addr[2] = (sid[3] >> 24) & 0xff;
732*4882a593Smuzhiyun mac_addr[3] = (sid[3] >> 16) & 0xff;
733*4882a593Smuzhiyun mac_addr[4] = (sid[3] >> 8) & 0xff;
734*4882a593Smuzhiyun mac_addr[5] = (sid[3] >> 0) & 0xff;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun eth_env_set_enetaddr(ethaddr, mac_addr);
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (!env_get("serial#")) {
740*4882a593Smuzhiyun snprintf(serial_string, sizeof(serial_string),
741*4882a593Smuzhiyun "%08x%08x", sid[0], sid[3]);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun env_set("serial#", serial_string);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
misc_init_r(void)748*4882a593Smuzhiyun int misc_init_r(void)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun __maybe_unused int ret;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun env_set("fel_booted", NULL);
753*4882a593Smuzhiyun env_set("fel_scriptaddr", NULL);
754*4882a593Smuzhiyun /* determine if we are running in FEL mode */
755*4882a593Smuzhiyun if (!is_boot0_magic(SPL_ADDR + 4)) { /* eGON.BT0 */
756*4882a593Smuzhiyun env_set("fel_booted", "1");
757*4882a593Smuzhiyun parse_spl_header(SPL_ADDR);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun setup_environment(gd->fdt_blob);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun #ifndef CONFIG_MACH_SUN9I
763*4882a593Smuzhiyun ret = sunxi_usb_phy_probe();
764*4882a593Smuzhiyun if (ret)
765*4882a593Smuzhiyun return ret;
766*4882a593Smuzhiyun #endif
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun return 0;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
ft_board_setup(void * blob,bd_t * bd)771*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun int __maybe_unused r;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /*
776*4882a593Smuzhiyun * Call setup_environment again in case the boot fdt has
777*4882a593Smuzhiyun * ethernet aliases the u-boot copy does not have.
778*4882a593Smuzhiyun */
779*4882a593Smuzhiyun setup_environment(blob);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_DT_SIMPLEFB
782*4882a593Smuzhiyun r = sunxi_simplefb_setup(blob);
783*4882a593Smuzhiyun if (r)
784*4882a593Smuzhiyun return r;
785*4882a593Smuzhiyun #endif
786*4882a593Smuzhiyun return 0;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun #ifdef CONFIG_SPL_LOAD_FIT
board_fit_config_name_match(const char * name)790*4882a593Smuzhiyun int board_fit_config_name_match(const char *name)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun struct boot_file_head *spl = (void *)(ulong)SPL_ADDR;
793*4882a593Smuzhiyun const char *cmp_str = (void *)(ulong)SPL_ADDR;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* Check if there is a DT name stored in the SPL header and use that. */
796*4882a593Smuzhiyun if (spl->dt_name_offset) {
797*4882a593Smuzhiyun cmp_str += spl->dt_name_offset;
798*4882a593Smuzhiyun } else {
799*4882a593Smuzhiyun #ifdef CONFIG_DEFAULT_DEVICE_TREE
800*4882a593Smuzhiyun cmp_str = CONFIG_DEFAULT_DEVICE_TREE;
801*4882a593Smuzhiyun #else
802*4882a593Smuzhiyun return 0;
803*4882a593Smuzhiyun #endif
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun /* Differentiate the two Pine64 board DTs by their DRAM size. */
807*4882a593Smuzhiyun if (strstr(name, "-pine64") && strstr(cmp_str, "-pine64")) {
808*4882a593Smuzhiyun if ((gd->ram_size > 512 * 1024 * 1024))
809*4882a593Smuzhiyun return !strstr(name, "plus");
810*4882a593Smuzhiyun else
811*4882a593Smuzhiyun return !!strstr(name, "plus");
812*4882a593Smuzhiyun } else {
813*4882a593Smuzhiyun return strcmp(name, cmp_str);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun #endif
817