1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Altera SoCFPGA SDRAM configuration 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: BSD-3-Clause 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __SOCFPGA_SDRAM_CONFIG_H__ 8*4882a593Smuzhiyun #define __SOCFPGA_SDRAM_CONFIG_H__ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* SDRAM configuration */ 11*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_CPORTRDWR_CPORTRDWR 0x5A56A 12*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_CPORTRMAP_CPORTRMAP 0xB00088 13*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_CPORTWIDTH_CPORTWIDTH 0x44555 14*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_CPORTWMAP_CPORTWMAP 0x2C011000 15*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ADDRORDER 0 16*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_DQSTRKEN 0 17*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCCORREN 0 18*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_ECCEN 0 19*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_MEMBL 8 20*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_MEMTYPE 2 21*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_NODMPINS 0 22*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_REORDEREN 1 23*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_CTRLCFG_STARVELIMIT 10 24*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_CTRLWIDTH_CTRLWIDTH 2 25*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_BANKBITS 3 26*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_COLBITS 10 27*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_CSBITS 1 28*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMADDRW_ROWBITS 15 29*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMDEVWIDTH_DEVWIDTH 8 30*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMIFWIDTH_IFWIDTH 32 31*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMINTR_INTREN 0 32*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMODT_READ 0 33*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMODT_WRITE 1 34*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_AL 0 35*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TCL 6 36*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TCWL 6 37*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TFAW 16 38*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TRFC 140 39*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING1_TRRD 5 40*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TRCD 6 41*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TREFI 1560 42*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TRP 6 43*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TWR 6 44*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING2_IF_TWTR 4 45*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TCCD 4 46*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TMRD 4 47*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRAS 14 48*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRC 20 49*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING3_TRTP 5 50*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING4_PWRDOWNEXIT 3 51*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_DRAMTIMING4_SELFRFSHEXIT 512 52*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_EXTRATIME1_CFG_EXTRA_CTL_CLK_RD_TO_WR 0 53*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_EXTRATIME1_CFG_EXTRA_CTL_CLK_RD_TO_WR_BC 0 54*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_EXTRATIME1_CFG_EXTRA_CTL_CLK_RD_TO_WR_DIFF_CHIP 0 55*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_FIFOCFG_INCSYNC 0 56*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_FIFOCFG_SYNCMODE 0 57*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_FPGAPORTRST 0x330 58*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_LOWPWREQ_SELFRFSHMASK 3 59*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_LOWPWRTIMING_AUTOPDCYCLES 0 60*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_LOWPWRTIMING_CLKDISABLECYCLES 8 61*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_MPPACING_0_THRESHOLD1_31_0 0x20820820 62*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_MPPACING_1_THRESHOLD1_59_32 0x8208208 63*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_MPPACING_1_THRESHOLD2_3_0 0 64*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_MPPACING_2_THRESHOLD2_35_4 0x41041041 65*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_MPPACING_3_THRESHOLD2_59_36 0x410410 66*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_MPPRIORITY_USERPRIORITY 0x3FFD1088 67*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_MPTHRESHOLDRST_0_THRESHOLDRSTCYCLES_31_0 0x01010101 68*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_MPTHRESHOLDRST_1_THRESHOLDRSTCYCLES_63_32 0x01010101 69*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_MPTHRESHOLDRST_2_THRESHOLDRSTCYCLES_79_64 0x0101 70*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_0_STATICWEIGHT_31_0 0x21084210 71*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_1_STATICWEIGHT_49_32 0x1EF84 72*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_1_SUMOFWEIGHT_13_0 0x2020 73*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_2_SUMOFWEIGHT_45_14 0x0 74*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_MPWIEIGHT_3_SUMOFWEIGHT_63_46 0xF800 75*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_PHYCTRL_PHYCTRL_0 0x200 76*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_PORTCFG_AUTOPCHEN 0 77*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_RFIFOCMAP_RFIFOCMAP 0x760210 78*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_STATICCFG_MEMBL 2 79*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_STATICCFG_USEECCASDATA 0 80*4882a593Smuzhiyun #define CONFIG_HPS_SDR_CTRLCFG_WFIFOCMAP_WFIFOCMAP 0x980543 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* Sequencer auto configuration */ 83*4882a593Smuzhiyun #define RW_MGR_ACTIVATE_0_AND_1 0x0D 84*4882a593Smuzhiyun #define RW_MGR_ACTIVATE_0_AND_1_WAIT1 0x0E 85*4882a593Smuzhiyun #define RW_MGR_ACTIVATE_0_AND_1_WAIT2 0x10 86*4882a593Smuzhiyun #define RW_MGR_ACTIVATE_1 0x0F 87*4882a593Smuzhiyun #define RW_MGR_CLEAR_DQS_ENABLE 0x49 88*4882a593Smuzhiyun #define RW_MGR_GUARANTEED_READ 0x4C 89*4882a593Smuzhiyun #define RW_MGR_GUARANTEED_READ_CONT 0x54 90*4882a593Smuzhiyun #define RW_MGR_GUARANTEED_WRITE 0x18 91*4882a593Smuzhiyun #define RW_MGR_GUARANTEED_WRITE_WAIT0 0x1B 92*4882a593Smuzhiyun #define RW_MGR_GUARANTEED_WRITE_WAIT1 0x1F 93*4882a593Smuzhiyun #define RW_MGR_GUARANTEED_WRITE_WAIT2 0x19 94*4882a593Smuzhiyun #define RW_MGR_GUARANTEED_WRITE_WAIT3 0x1D 95*4882a593Smuzhiyun #define RW_MGR_IDLE 0x00 96*4882a593Smuzhiyun #define RW_MGR_IDLE_LOOP1 0x7B 97*4882a593Smuzhiyun #define RW_MGR_IDLE_LOOP2 0x7A 98*4882a593Smuzhiyun #define RW_MGR_INIT_RESET_0_CKE_0 0x6F 99*4882a593Smuzhiyun #define RW_MGR_INIT_RESET_1_CKE_0 0x74 100*4882a593Smuzhiyun #define RW_MGR_LFSR_WR_RD_BANK_0 0x22 101*4882a593Smuzhiyun #define RW_MGR_LFSR_WR_RD_BANK_0_DATA 0x25 102*4882a593Smuzhiyun #define RW_MGR_LFSR_WR_RD_BANK_0_DQS 0x24 103*4882a593Smuzhiyun #define RW_MGR_LFSR_WR_RD_BANK_0_NOP 0x23 104*4882a593Smuzhiyun #define RW_MGR_LFSR_WR_RD_BANK_0_WAIT 0x32 105*4882a593Smuzhiyun #define RW_MGR_LFSR_WR_RD_BANK_0_WL_1 0x21 106*4882a593Smuzhiyun #define RW_MGR_LFSR_WR_RD_DM_BANK_0 0x36 107*4882a593Smuzhiyun #define RW_MGR_LFSR_WR_RD_DM_BANK_0_DATA 0x39 108*4882a593Smuzhiyun #define RW_MGR_LFSR_WR_RD_DM_BANK_0_DQS 0x38 109*4882a593Smuzhiyun #define RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP 0x37 110*4882a593Smuzhiyun #define RW_MGR_LFSR_WR_RD_DM_BANK_0_WAIT 0x46 111*4882a593Smuzhiyun #define RW_MGR_LFSR_WR_RD_DM_BANK_0_WL_1 0x35 112*4882a593Smuzhiyun #define RW_MGR_MRS0_DLL_RESET 0x02 113*4882a593Smuzhiyun #define RW_MGR_MRS0_DLL_RESET_MIRR 0x08 114*4882a593Smuzhiyun #define RW_MGR_MRS0_USER 0x07 115*4882a593Smuzhiyun #define RW_MGR_MRS0_USER_MIRR 0x0C 116*4882a593Smuzhiyun #define RW_MGR_MRS1 0x03 117*4882a593Smuzhiyun #define RW_MGR_MRS1_MIRR 0x09 118*4882a593Smuzhiyun #define RW_MGR_MRS2 0x04 119*4882a593Smuzhiyun #define RW_MGR_MRS2_MIRR 0x0A 120*4882a593Smuzhiyun #define RW_MGR_MRS3 0x05 121*4882a593Smuzhiyun #define RW_MGR_MRS3_MIRR 0x0B 122*4882a593Smuzhiyun #define RW_MGR_PRECHARGE_ALL 0x12 123*4882a593Smuzhiyun #define RW_MGR_READ_B2B 0x59 124*4882a593Smuzhiyun #define RW_MGR_READ_B2B_WAIT1 0x61 125*4882a593Smuzhiyun #define RW_MGR_READ_B2B_WAIT2 0x6B 126*4882a593Smuzhiyun #define RW_MGR_REFRESH_ALL 0x14 127*4882a593Smuzhiyun #define RW_MGR_RETURN 0x01 128*4882a593Smuzhiyun #define RW_MGR_SGLE_READ 0x7D 129*4882a593Smuzhiyun #define RW_MGR_ZQCL 0x06 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun /* Sequencer defines configuration */ 132*4882a593Smuzhiyun #define AFI_RATE_RATIO 1 133*4882a593Smuzhiyun #define CALIB_LFIFO_OFFSET 7 134*4882a593Smuzhiyun #define CALIB_VFIFO_OFFSET 5 135*4882a593Smuzhiyun #define ENABLE_SUPER_QUICK_CALIBRATION 0 136*4882a593Smuzhiyun #define IO_DELAY_PER_DCHAIN_TAP 25 137*4882a593Smuzhiyun #define IO_DELAY_PER_DQS_EN_DCHAIN_TAP 25 138*4882a593Smuzhiyun #define IO_DELAY_PER_OPA_TAP 312 139*4882a593Smuzhiyun #define IO_DLL_CHAIN_LENGTH 8 140*4882a593Smuzhiyun #define IO_DQDQS_OUT_PHASE_MAX 0 141*4882a593Smuzhiyun #define IO_DQS_EN_DELAY_MAX 31 142*4882a593Smuzhiyun #define IO_DQS_EN_DELAY_OFFSET 0 143*4882a593Smuzhiyun #define IO_DQS_EN_PHASE_MAX 7 144*4882a593Smuzhiyun #define IO_DQS_IN_DELAY_MAX 31 145*4882a593Smuzhiyun #define IO_DQS_IN_RESERVE 4 146*4882a593Smuzhiyun #define IO_DQS_OUT_RESERVE 4 147*4882a593Smuzhiyun #define IO_IO_IN_DELAY_MAX 31 148*4882a593Smuzhiyun #define IO_IO_OUT1_DELAY_MAX 31 149*4882a593Smuzhiyun #define IO_IO_OUT2_DELAY_MAX 0 150*4882a593Smuzhiyun #define IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS 0 151*4882a593Smuzhiyun #define MAX_LATENCY_COUNT_WIDTH 5 152*4882a593Smuzhiyun #define READ_VALID_FIFO_SIZE 16 153*4882a593Smuzhiyun #define REG_FILE_INIT_SEQ_SIGNATURE 0x55550496 154*4882a593Smuzhiyun #define RW_MGR_MEM_ADDRESS_MIRRORING 0 155*4882a593Smuzhiyun #define RW_MGR_MEM_DATA_MASK_WIDTH 4 156*4882a593Smuzhiyun #define RW_MGR_MEM_DATA_WIDTH 32 157*4882a593Smuzhiyun #define RW_MGR_MEM_DQ_PER_READ_DQS 8 158*4882a593Smuzhiyun #define RW_MGR_MEM_DQ_PER_WRITE_DQS 8 159*4882a593Smuzhiyun #define RW_MGR_MEM_IF_READ_DQS_WIDTH 4 160*4882a593Smuzhiyun #define RW_MGR_MEM_IF_WRITE_DQS_WIDTH 4 161*4882a593Smuzhiyun #define RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM 1 162*4882a593Smuzhiyun #define RW_MGR_MEM_NUMBER_OF_RANKS 1 163*4882a593Smuzhiyun #define RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS 1 164*4882a593Smuzhiyun #define RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS 1 165*4882a593Smuzhiyun #define RW_MGR_TRUE_MEM_DATA_MASK_WIDTH 4 166*4882a593Smuzhiyun #define TINIT_CNTR0_VAL 99 167*4882a593Smuzhiyun #define TINIT_CNTR1_VAL 32 168*4882a593Smuzhiyun #define TINIT_CNTR2_VAL 32 169*4882a593Smuzhiyun #define TRESET_CNTR0_VAL 99 170*4882a593Smuzhiyun #define TRESET_CNTR1_VAL 99 171*4882a593Smuzhiyun #define TRESET_CNTR2_VAL 10 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* Sequencer ac_rom_init configuration */ 174*4882a593Smuzhiyun const u32 ac_rom_init[] = { 175*4882a593Smuzhiyun 0x20700000, 176*4882a593Smuzhiyun 0x20780000, 177*4882a593Smuzhiyun 0x10080421, 178*4882a593Smuzhiyun 0x10080520, 179*4882a593Smuzhiyun 0x10090044, 180*4882a593Smuzhiyun 0x100a0008, 181*4882a593Smuzhiyun 0x100b0000, 182*4882a593Smuzhiyun 0x10380400, 183*4882a593Smuzhiyun 0x10080441, 184*4882a593Smuzhiyun 0x100804c0, 185*4882a593Smuzhiyun 0x100a0024, 186*4882a593Smuzhiyun 0x10090010, 187*4882a593Smuzhiyun 0x100b0000, 188*4882a593Smuzhiyun 0x30780000, 189*4882a593Smuzhiyun 0x38780000, 190*4882a593Smuzhiyun 0x30780000, 191*4882a593Smuzhiyun 0x10680000, 192*4882a593Smuzhiyun 0x106b0000, 193*4882a593Smuzhiyun 0x10280400, 194*4882a593Smuzhiyun 0x10480000, 195*4882a593Smuzhiyun 0x1c980000, 196*4882a593Smuzhiyun 0x1c9b0000, 197*4882a593Smuzhiyun 0x1c980008, 198*4882a593Smuzhiyun 0x1c9b0008, 199*4882a593Smuzhiyun 0x38f80000, 200*4882a593Smuzhiyun 0x3cf80000, 201*4882a593Smuzhiyun 0x38780000, 202*4882a593Smuzhiyun 0x18180000, 203*4882a593Smuzhiyun 0x18980000, 204*4882a593Smuzhiyun 0x13580000, 205*4882a593Smuzhiyun 0x135b0000, 206*4882a593Smuzhiyun 0x13580008, 207*4882a593Smuzhiyun 0x135b0008, 208*4882a593Smuzhiyun 0x33780000, 209*4882a593Smuzhiyun 0x10580008, 210*4882a593Smuzhiyun 0x10780000 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* Sequencer inst_rom_init configuration */ 214*4882a593Smuzhiyun const u32 inst_rom_init[] = { 215*4882a593Smuzhiyun 0x80000, 216*4882a593Smuzhiyun 0x80680, 217*4882a593Smuzhiyun 0x8180, 218*4882a593Smuzhiyun 0x8200, 219*4882a593Smuzhiyun 0x8280, 220*4882a593Smuzhiyun 0x8300, 221*4882a593Smuzhiyun 0x8380, 222*4882a593Smuzhiyun 0x8100, 223*4882a593Smuzhiyun 0x8480, 224*4882a593Smuzhiyun 0x8500, 225*4882a593Smuzhiyun 0x8580, 226*4882a593Smuzhiyun 0x8600, 227*4882a593Smuzhiyun 0x8400, 228*4882a593Smuzhiyun 0x800, 229*4882a593Smuzhiyun 0x8680, 230*4882a593Smuzhiyun 0x880, 231*4882a593Smuzhiyun 0xa680, 232*4882a593Smuzhiyun 0x80680, 233*4882a593Smuzhiyun 0x900, 234*4882a593Smuzhiyun 0x80680, 235*4882a593Smuzhiyun 0x980, 236*4882a593Smuzhiyun 0xa680, 237*4882a593Smuzhiyun 0x8680, 238*4882a593Smuzhiyun 0x80680, 239*4882a593Smuzhiyun 0xb68, 240*4882a593Smuzhiyun 0xcce8, 241*4882a593Smuzhiyun 0xae8, 242*4882a593Smuzhiyun 0x8ce8, 243*4882a593Smuzhiyun 0xb88, 244*4882a593Smuzhiyun 0xec88, 245*4882a593Smuzhiyun 0xa08, 246*4882a593Smuzhiyun 0xac88, 247*4882a593Smuzhiyun 0x80680, 248*4882a593Smuzhiyun 0xce00, 249*4882a593Smuzhiyun 0xcd80, 250*4882a593Smuzhiyun 0xe700, 251*4882a593Smuzhiyun 0xc00, 252*4882a593Smuzhiyun 0x20ce0, 253*4882a593Smuzhiyun 0x20ce0, 254*4882a593Smuzhiyun 0x20ce0, 255*4882a593Smuzhiyun 0x20ce0, 256*4882a593Smuzhiyun 0xd00, 257*4882a593Smuzhiyun 0x680, 258*4882a593Smuzhiyun 0x680, 259*4882a593Smuzhiyun 0x680, 260*4882a593Smuzhiyun 0x680, 261*4882a593Smuzhiyun 0x60e80, 262*4882a593Smuzhiyun 0x61080, 263*4882a593Smuzhiyun 0x61080, 264*4882a593Smuzhiyun 0x61080, 265*4882a593Smuzhiyun 0xa680, 266*4882a593Smuzhiyun 0x8680, 267*4882a593Smuzhiyun 0x80680, 268*4882a593Smuzhiyun 0xce00, 269*4882a593Smuzhiyun 0xcd80, 270*4882a593Smuzhiyun 0xe700, 271*4882a593Smuzhiyun 0xc00, 272*4882a593Smuzhiyun 0x30ce0, 273*4882a593Smuzhiyun 0x30ce0, 274*4882a593Smuzhiyun 0x30ce0, 275*4882a593Smuzhiyun 0x30ce0, 276*4882a593Smuzhiyun 0xd00, 277*4882a593Smuzhiyun 0x680, 278*4882a593Smuzhiyun 0x680, 279*4882a593Smuzhiyun 0x680, 280*4882a593Smuzhiyun 0x680, 281*4882a593Smuzhiyun 0x70e80, 282*4882a593Smuzhiyun 0x71080, 283*4882a593Smuzhiyun 0x71080, 284*4882a593Smuzhiyun 0x71080, 285*4882a593Smuzhiyun 0xa680, 286*4882a593Smuzhiyun 0x8680, 287*4882a593Smuzhiyun 0x80680, 288*4882a593Smuzhiyun 0x1158, 289*4882a593Smuzhiyun 0x6d8, 290*4882a593Smuzhiyun 0x80680, 291*4882a593Smuzhiyun 0x1168, 292*4882a593Smuzhiyun 0x7e8, 293*4882a593Smuzhiyun 0x7e8, 294*4882a593Smuzhiyun 0x87e8, 295*4882a593Smuzhiyun 0x40fe8, 296*4882a593Smuzhiyun 0x410e8, 297*4882a593Smuzhiyun 0x410e8, 298*4882a593Smuzhiyun 0x410e8, 299*4882a593Smuzhiyun 0x1168, 300*4882a593Smuzhiyun 0x7e8, 301*4882a593Smuzhiyun 0x7e8, 302*4882a593Smuzhiyun 0xa7e8, 303*4882a593Smuzhiyun 0x80680, 304*4882a593Smuzhiyun 0x40e88, 305*4882a593Smuzhiyun 0x41088, 306*4882a593Smuzhiyun 0x41088, 307*4882a593Smuzhiyun 0x41088, 308*4882a593Smuzhiyun 0x40f68, 309*4882a593Smuzhiyun 0x410e8, 310*4882a593Smuzhiyun 0x410e8, 311*4882a593Smuzhiyun 0x410e8, 312*4882a593Smuzhiyun 0xa680, 313*4882a593Smuzhiyun 0x40fe8, 314*4882a593Smuzhiyun 0x410e8, 315*4882a593Smuzhiyun 0x410e8, 316*4882a593Smuzhiyun 0x410e8, 317*4882a593Smuzhiyun 0x41008, 318*4882a593Smuzhiyun 0x41088, 319*4882a593Smuzhiyun 0x41088, 320*4882a593Smuzhiyun 0x41088, 321*4882a593Smuzhiyun 0x1100, 322*4882a593Smuzhiyun 0xc680, 323*4882a593Smuzhiyun 0x8680, 324*4882a593Smuzhiyun 0xe680, 325*4882a593Smuzhiyun 0x80680, 326*4882a593Smuzhiyun 0x0, 327*4882a593Smuzhiyun 0x8000, 328*4882a593Smuzhiyun 0xa000, 329*4882a593Smuzhiyun 0xc000, 330*4882a593Smuzhiyun 0x80000, 331*4882a593Smuzhiyun 0x80, 332*4882a593Smuzhiyun 0x8080, 333*4882a593Smuzhiyun 0xa080, 334*4882a593Smuzhiyun 0xc080, 335*4882a593Smuzhiyun 0x80080, 336*4882a593Smuzhiyun 0x9180, 337*4882a593Smuzhiyun 0x8680, 338*4882a593Smuzhiyun 0xa680, 339*4882a593Smuzhiyun 0x80680, 340*4882a593Smuzhiyun 0x40f08, 341*4882a593Smuzhiyun 0x80680 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun #endif /* __SOCFPGA_SDRAM_CONFIG_H__ */ 345