1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * mux.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013 Lothar Felten <lothar.felten@gmail.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
11*4882a593Smuzhiyun #include <asm/arch/hardware.h>
12*4882a593Smuzhiyun #include <asm/arch/mux.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include "board.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* UART0 pins E15(rx),E16(tx) [E17(rts),E18(cts)] */
17*4882a593Smuzhiyun static struct module_pin_mux uart0_pin_mux[] = {
18*4882a593Smuzhiyun {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART0_RXD */
19*4882a593Smuzhiyun {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)}, /* UART0_TXD */
20*4882a593Smuzhiyun {-1},
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* unused: UART1 pins D15(tx),D16(rx),D17(cts),D18(rts) */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* I2C pins C16(scl)/C17(sda) */
26*4882a593Smuzhiyun static struct module_pin_mux i2c0_pin_mux[] = {
27*4882a593Smuzhiyun {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
28*4882a593Smuzhiyun PULLUDEN | SLEWCTRL)}, /* I2C0_DATA */
29*4882a593Smuzhiyun {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
30*4882a593Smuzhiyun PULLUDEN | SLEWCTRL)}, /* I2C0_SCLK */
31*4882a593Smuzhiyun {-1},
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* MMC0 pins */
35*4882a593Smuzhiyun static struct module_pin_mux mmc0_pin_mux[] = {
36*4882a593Smuzhiyun {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */
37*4882a593Smuzhiyun {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */
38*4882a593Smuzhiyun {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */
39*4882a593Smuzhiyun {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */
40*4882a593Smuzhiyun {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */
41*4882a593Smuzhiyun {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */
42*4882a593Smuzhiyun {OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)}, /* MMC0_CD */
43*4882a593Smuzhiyun {-1},
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* MII pins */
47*4882a593Smuzhiyun static struct module_pin_mux mii1_pin_mux[] = {
48*4882a593Smuzhiyun {OFFSET(mii1_rxerr), MODE(0) | RXACTIVE}, /* MII1_RXERR */
49*4882a593Smuzhiyun {OFFSET(mii1_txen), MODE(0)}, /* MII1_TXEN */
50*4882a593Smuzhiyun {OFFSET(mii1_rxdv), MODE(0) | RXACTIVE}, /* MII1_RXDV */
51*4882a593Smuzhiyun {OFFSET(mii1_txd3), MODE(0)}, /* MII1_TXD3 */
52*4882a593Smuzhiyun {OFFSET(mii1_txd2), MODE(0)}, /* MII1_TXD2 */
53*4882a593Smuzhiyun {OFFSET(mii1_txd1), MODE(0)}, /* MII1_TXD1 */
54*4882a593Smuzhiyun {OFFSET(mii1_txd0), MODE(0)}, /* MII1_TXD0 */
55*4882a593Smuzhiyun {OFFSET(mii1_txclk), MODE(0) | RXACTIVE}, /* MII1_TXCLK */
56*4882a593Smuzhiyun {OFFSET(mii1_rxclk), MODE(0) | RXACTIVE}, /* MII1_RXCLK */
57*4882a593Smuzhiyun {OFFSET(mii1_rxd3), MODE(0) | RXACTIVE}, /* MII1_RXD3 */
58*4882a593Smuzhiyun {OFFSET(mii1_rxd2), MODE(0) | RXACTIVE}, /* MII1_RXD2 */
59*4882a593Smuzhiyun {OFFSET(mii1_rxd1), MODE(0) | RXACTIVE}, /* MII1_RXD1 */
60*4882a593Smuzhiyun {OFFSET(mii1_rxd0), MODE(0) | RXACTIVE}, /* MII1_RXD0 */
61*4882a593Smuzhiyun {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
62*4882a593Smuzhiyun {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
63*4882a593Smuzhiyun {-1},
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* NAND pins */
67*4882a593Smuzhiyun static struct module_pin_mux nand_pin_mux[] = {
68*4882a593Smuzhiyun {OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD0 */
69*4882a593Smuzhiyun {OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD1 */
70*4882a593Smuzhiyun {OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD2 */
71*4882a593Smuzhiyun {OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD3 */
72*4882a593Smuzhiyun {OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD4 */
73*4882a593Smuzhiyun {OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD5 */
74*4882a593Smuzhiyun {OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD6 */
75*4882a593Smuzhiyun {OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD7 */
76*4882a593Smuzhiyun {OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
77*4882a593Smuzhiyun {OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)}, /* NAND_WPN */
78*4882a593Smuzhiyun {OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)}, /* NAND_CS0 */
79*4882a593Smuzhiyun {OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
80*4882a593Smuzhiyun {OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)}, /* NAND_OE */
81*4882a593Smuzhiyun {OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)}, /* NAND_WEN */
82*4882a593Smuzhiyun {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)}, /* NAND_BE_CLE */
83*4882a593Smuzhiyun {-1},
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
enable_uart0_pin_mux(void)86*4882a593Smuzhiyun void enable_uart0_pin_mux(void)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun configure_module_pin_mux(uart0_pin_mux);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
enable_board_pin_mux()91*4882a593Smuzhiyun void enable_board_pin_mux()
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun configure_module_pin_mux(i2c0_pin_mux);
94*4882a593Smuzhiyun configure_module_pin_mux(uart0_pin_mux);
95*4882a593Smuzhiyun configure_module_pin_mux(mii1_pin_mux);
96*4882a593Smuzhiyun configure_module_pin_mux(mmc0_pin_mux);
97*4882a593Smuzhiyun configure_module_pin_mux(nand_pin_mux);
98*4882a593Smuzhiyun }
99