xref: /OK3568_Linux_fs/u-boot/board/siemens/taurus/taurus.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Board functions for Siemens TAURUS (AT91SAM9G20) based boards
3*4882a593Smuzhiyun  * (C) Copyright Siemens AG
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on:
6*4882a593Smuzhiyun  * U-Boot file: board/atmel/at91sam9260ek/at91sam9260ek.c
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * (C) Copyright 2007-2008
9*4882a593Smuzhiyun  * Stelian Pop <stelian@popies.net>
10*4882a593Smuzhiyun  * Lead Tech Design <www.leadtechdesign.com>
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <command.h>
16*4882a593Smuzhiyun #include <common.h>
17*4882a593Smuzhiyun #include <dm.h>
18*4882a593Smuzhiyun #include <environment.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <asm/arch/at91sam9260_matrix.h>
21*4882a593Smuzhiyun #include <asm/arch/at91sam9_smc.h>
22*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
23*4882a593Smuzhiyun #include <asm/arch/at91_rstc.h>
24*4882a593Smuzhiyun #include <asm/arch/gpio.h>
25*4882a593Smuzhiyun #include <asm/arch/at91sam9_sdramc.h>
26*4882a593Smuzhiyun #include <asm/arch/atmel_serial.h>
27*4882a593Smuzhiyun #include <asm/arch/clk.h>
28*4882a593Smuzhiyun #include <asm/gpio.h>
29*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
30*4882a593Smuzhiyun #include <atmel_mci.h>
31*4882a593Smuzhiyun #include <asm/arch/at91_spi.h>
32*4882a593Smuzhiyun #include <spi.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include <net.h>
35*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
36*4882a593Smuzhiyun #include <netdev.h>
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
40*4882a593Smuzhiyun 
taurus_request_gpio(void)41*4882a593Smuzhiyun static void taurus_request_gpio(void)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	gpio_request(CONFIG_SYS_NAND_ENABLE_PIN, "nand ena");
44*4882a593Smuzhiyun 	gpio_request(CONFIG_SYS_NAND_READY_PIN, "nand rdy");
45*4882a593Smuzhiyun 	gpio_request(AT91_PIN_PA25, "ena PHY");
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
taurus_nand_hw_init(void)48*4882a593Smuzhiyun static void taurus_nand_hw_init(void)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
51*4882a593Smuzhiyun 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
52*4882a593Smuzhiyun 	unsigned long csa;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/* Assign CS3 to NAND/SmartMedia Interface */
55*4882a593Smuzhiyun 	csa = readl(&matrix->ebicsa);
56*4882a593Smuzhiyun 	csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
57*4882a593Smuzhiyun 	writel(csa, &matrix->ebicsa);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/* Configure SMC CS3 for NAND/SmartMedia */
60*4882a593Smuzhiyun 	writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
61*4882a593Smuzhiyun 	       AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
62*4882a593Smuzhiyun 	       &smc->cs[3].setup);
63*4882a593Smuzhiyun 	writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(3) |
64*4882a593Smuzhiyun 	       AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(3),
65*4882a593Smuzhiyun 	       &smc->cs[3].pulse);
66*4882a593Smuzhiyun 	writel(AT91_SMC_CYCLE_NWE(7) | AT91_SMC_CYCLE_NRD(7),
67*4882a593Smuzhiyun 	       &smc->cs[3].cycle);
68*4882a593Smuzhiyun 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
69*4882a593Smuzhiyun 	       AT91_SMC_MODE_EXNW_DISABLE |
70*4882a593Smuzhiyun 	       AT91_SMC_MODE_DBW_8 |
71*4882a593Smuzhiyun 	       AT91_SMC_MODE_TDF_CYCLE(3),
72*4882a593Smuzhiyun 	       &smc->cs[3].mode);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* Configure RDY/BSY */
75*4882a593Smuzhiyun 	at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/* Enable NandFlash */
78*4882a593Smuzhiyun 	at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD)
82*4882a593Smuzhiyun #include <spl.h>
83*4882a593Smuzhiyun #include <nand.h>
84*4882a593Smuzhiyun #include <spi_flash.h>
85*4882a593Smuzhiyun 
matrix_init(void)86*4882a593Smuzhiyun void matrix_init(void)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct at91_matrix *mat = (struct at91_matrix *)ATMEL_BASE_MATRIX;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	writel((readl(&mat->scfg[3]) & (~AT91_MATRIX_SLOT_CYCLE))
91*4882a593Smuzhiyun 			| AT91_MATRIX_SLOT_CYCLE_(0x40),
92*4882a593Smuzhiyun 			&mat->scfg[3]);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #if defined(CONFIG_BOARD_AXM)
at91_is_recovery(void)96*4882a593Smuzhiyun static int at91_is_recovery(void)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	if ((at91_get_gpio_value(AT91_PIN_PA26) == 0) &&
99*4882a593Smuzhiyun 	    (at91_get_gpio_value(AT91_PIN_PA27) == 0))
100*4882a593Smuzhiyun 		return 1;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	return 0;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun #elif defined(CONFIG_BOARD_TAURUS)
at91_is_recovery(void)105*4882a593Smuzhiyun static int at91_is_recovery(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	if (at91_get_gpio_value(AT91_PIN_PA31) == 0)
108*4882a593Smuzhiyun 		return 1;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	return 0;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun 
spl_board_init(void)114*4882a593Smuzhiyun void spl_board_init(void)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	taurus_nand_hw_init();
117*4882a593Smuzhiyun 	at91_spi0_hw_init(TAURUS_SPI_MASK);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #if defined(CONFIG_BOARD_AXM)
120*4882a593Smuzhiyun 	/* Configure LED PINs */
121*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PA6, 0);
122*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PA8, 0);
123*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PA9, 0);
124*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PA10, 0);
125*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PA11, 0);
126*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PA12, 0);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* Configure recovery button PINs */
129*4882a593Smuzhiyun 	at91_set_gpio_input(AT91_PIN_PA26, 1);
130*4882a593Smuzhiyun 	at91_set_gpio_input(AT91_PIN_PA27, 1);
131*4882a593Smuzhiyun #elif defined(CONFIG_BOARD_TAURUS)
132*4882a593Smuzhiyun 	at91_set_gpio_input(AT91_PIN_PA31, 1);
133*4882a593Smuzhiyun #endif
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/* check for recovery mode */
136*4882a593Smuzhiyun 	if (at91_is_recovery() == 1) {
137*4882a593Smuzhiyun 		struct spi_flash *flash;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 		puts("Recovery button pressed\n");
140*4882a593Smuzhiyun 		nand_init();
141*4882a593Smuzhiyun 		spl_nand_erase_one(0, 0);
142*4882a593Smuzhiyun 		flash = spi_flash_probe(CONFIG_SF_DEFAULT_BUS,
143*4882a593Smuzhiyun 					0,
144*4882a593Smuzhiyun 					CONFIG_SF_DEFAULT_SPEED,
145*4882a593Smuzhiyun 					CONFIG_SF_DEFAULT_MODE);
146*4882a593Smuzhiyun 		if (!flash) {
147*4882a593Smuzhiyun 			puts("no flash\n");
148*4882a593Smuzhiyun 		} else {
149*4882a593Smuzhiyun 			puts("erase spi flash sector 0\n");
150*4882a593Smuzhiyun 			spi_flash_erase(flash, 0,
151*4882a593Smuzhiyun 					CONFIG_SYS_NAND_U_BOOT_SIZE);
152*4882a593Smuzhiyun 		}
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define SDRAM_BASE_CONF	(AT91_SDRAMC_NR_13 | AT91_SDRAMC_CAS_3 \
157*4882a593Smuzhiyun 			 |AT91_SDRAMC_NB_4 | AT91_SDRAMC_DBW_32 \
158*4882a593Smuzhiyun 			 | AT91_SDRAMC_TWR_VAL(3) | AT91_SDRAMC_TRC_VAL(9) \
159*4882a593Smuzhiyun 			 | AT91_SDRAMC_TRP_VAL(3) | AT91_SDRAMC_TRCD_VAL(3) \
160*4882a593Smuzhiyun 			 | AT91_SDRAMC_TRAS_VAL(6) | AT91_SDRAMC_TXSR_VAL(10))
161*4882a593Smuzhiyun 
sdramc_configure(unsigned int mask)162*4882a593Smuzhiyun void sdramc_configure(unsigned int mask)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct at91_matrix *ma = (struct at91_matrix *)ATMEL_BASE_MATRIX;
165*4882a593Smuzhiyun 	struct sdramc_reg setting;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	at91_sdram_hw_init();
168*4882a593Smuzhiyun 	setting.cr = SDRAM_BASE_CONF | mask;
169*4882a593Smuzhiyun 	setting.mdr = AT91_SDRAMC_MD_SDRAM;
170*4882a593Smuzhiyun 	setting.tr = (CONFIG_SYS_MASTER_CLOCK * 7) / 1000000;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	writel(readl(&ma->ebicsa) | AT91_MATRIX_CS1A_SDRAMC |
173*4882a593Smuzhiyun 		AT91_MATRIX_VDDIOMSEL_3_3V | AT91_MATRIX_EBI_IOSR_SEL,
174*4882a593Smuzhiyun 		&ma->ebicsa);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	sdramc_initialize(ATMEL_BASE_CS1, &setting);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
mem_init(void)179*4882a593Smuzhiyun void mem_init(void)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	unsigned int ram_size = 0;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/* Configure SDRAM for 128MB */
184*4882a593Smuzhiyun 	sdramc_configure(AT91_SDRAMC_NC_10);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* Do memtest for 128MB */
187*4882a593Smuzhiyun 	ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
188*4882a593Smuzhiyun 				CONFIG_SYS_SDRAM_SIZE);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/*
191*4882a593Smuzhiyun 	 * If 32MB or 16MB should be supported check also for
192*4882a593Smuzhiyun 	 * expected mirroring at A16 and A17
193*4882a593Smuzhiyun 	 * To find mirror addresses depends how the collumns are connected
194*4882a593Smuzhiyun 	 * at RAM (internaly or externaly)
195*4882a593Smuzhiyun 	 * If the collumns are not in inverted order the mirror size effect
196*4882a593Smuzhiyun 	 * behaves like normal SRAM with A0,A1,A2,etc. connected incremantal
197*4882a593Smuzhiyun 	 */
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* Mirrors at A15 on ATMEL G20 SDRAM Controller with 64MB*/
200*4882a593Smuzhiyun 	if (ram_size == 0x800) {
201*4882a593Smuzhiyun 		printf("\n\r 64MB");
202*4882a593Smuzhiyun 		sdramc_configure(AT91_SDRAMC_NC_9);
203*4882a593Smuzhiyun 	} else {
204*4882a593Smuzhiyun 		/* Size already initialized */
205*4882a593Smuzhiyun 		printf("\n\r 128MB");
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun #endif
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #ifdef CONFIG_MACB
siemens_phy_reset(void)211*4882a593Smuzhiyun static void siemens_phy_reset(void)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	/*
214*4882a593Smuzhiyun 	 * we need to reset PHY for 200us
215*4882a593Smuzhiyun 	 * because of bug in ATMEL G20 CPU (undefined initial state of GPIO)
216*4882a593Smuzhiyun 	 */
217*4882a593Smuzhiyun 	if ((readl(AT91_ASM_RSTC_SR) & AT91_RSTC_RSTTYP) ==
218*4882a593Smuzhiyun 	    AT91_RSTC_RSTTYP_GENERAL)
219*4882a593Smuzhiyun 		at91_set_gpio_value(AT91_PIN_PA25, 0); /* reset eth switch */
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
taurus_macb_hw_init(void)222*4882a593Smuzhiyun static void taurus_macb_hw_init(void)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	/* Enable EMAC clock */
225*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_EMAC0);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/*
228*4882a593Smuzhiyun 	 * Disable pull-up on:
229*4882a593Smuzhiyun 	 *	RXDV (PA17) => PHY normal mode (not Test mode)
230*4882a593Smuzhiyun 	 *	ERX0 (PA14) => PHY ADDR0
231*4882a593Smuzhiyun 	 *	ERX1 (PA15) => PHY ADDR1
232*4882a593Smuzhiyun 	 *	ERX2 (PA25) => PHY ADDR2
233*4882a593Smuzhiyun 	 *	ERX3 (PA26) => PHY ADDR3
234*4882a593Smuzhiyun 	 *	ECRS (PA28) => PHY ADDR4  => PHYADDR = 0x0
235*4882a593Smuzhiyun 	 *
236*4882a593Smuzhiyun 	 * PHY has internal pull-down
237*4882a593Smuzhiyun 	 */
238*4882a593Smuzhiyun 	at91_set_pio_pullup(AT91_PIO_PORTA, 14, 0);
239*4882a593Smuzhiyun 	at91_set_pio_pullup(AT91_PIO_PORTA, 15, 0);
240*4882a593Smuzhiyun 	at91_set_pio_pullup(AT91_PIO_PORTA, 17, 0);
241*4882a593Smuzhiyun 	at91_set_pio_pullup(AT91_PIO_PORTA, 25, 0);
242*4882a593Smuzhiyun 	at91_set_pio_pullup(AT91_PIO_PORTA, 26, 0);
243*4882a593Smuzhiyun 	at91_set_pio_pullup(AT91_PIO_PORTA, 28, 0);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	siemens_phy_reset();
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	at91_phy_reset();
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	at91_set_gpio_input(AT91_PIN_PA25, 1);   /* ERST tri-state */
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* Re-enable pull-up */
252*4882a593Smuzhiyun 	at91_set_pio_pullup(AT91_PIO_PORTA, 14, 1);
253*4882a593Smuzhiyun 	at91_set_pio_pullup(AT91_PIO_PORTA, 15, 1);
254*4882a593Smuzhiyun 	at91_set_pio_pullup(AT91_PIO_PORTA, 17, 1);
255*4882a593Smuzhiyun 	at91_set_pio_pullup(AT91_PIO_PORTA, 25, 1);
256*4882a593Smuzhiyun 	at91_set_pio_pullup(AT91_PIO_PORTA, 26, 1);
257*4882a593Smuzhiyun 	at91_set_pio_pullup(AT91_PIO_PORTA, 28, 1);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/* Initialize EMAC=MACB hardware */
260*4882a593Smuzhiyun 	at91_macb_hw_init();
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun #endif
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #ifdef CONFIG_GENERIC_ATMEL_MCI
board_mmc_init(bd_t * bd)265*4882a593Smuzhiyun int board_mmc_init(bd_t *bd)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	at91_mci_hw_init();
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	return atmel_mci_init((void *)ATMEL_BASE_MCI);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun #endif
272*4882a593Smuzhiyun 
board_early_init_f(void)273*4882a593Smuzhiyun int board_early_init_f(void)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	/* Enable clocks for all PIOs */
276*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_PIOA);
277*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_PIOB);
278*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_PIOC);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	at91_seriald_hw_init();
281*4882a593Smuzhiyun 	taurus_request_gpio();
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
spi_cs_is_valid(unsigned int bus,unsigned int cs)286*4882a593Smuzhiyun int spi_cs_is_valid(unsigned int bus, unsigned int cs)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	return bus == 0 && cs == 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
spi_cs_activate(struct spi_slave * slave)291*4882a593Smuzhiyun void spi_cs_activate(struct spi_slave *slave)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	at91_set_gpio_value(TAURUS_SPI_CS_PIN, 0);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
spi_cs_deactivate(struct spi_slave * slave)296*4882a593Smuzhiyun void spi_cs_deactivate(struct spi_slave *slave)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	at91_set_gpio_value(TAURUS_SPI_CS_PIN, 1);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #ifdef CONFIG_USB_GADGET_AT91
302*4882a593Smuzhiyun #include <linux/usb/at91_udc.h>
303*4882a593Smuzhiyun 
at91_udp_hw_init(void)304*4882a593Smuzhiyun void at91_udp_hw_init(void)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	/* Enable PLLB */
307*4882a593Smuzhiyun 	at91_pllb_clk_enable(get_pllb_init());
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	/* Enable UDPCK clock, MCK is enabled in at91_clock_init() */
310*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_UDP);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	at91_system_clk_enable(AT91SAM926x_PMC_UDP);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun struct at91_udc_data board_udc_data  = {
316*4882a593Smuzhiyun 	.baseaddr = ATMEL_BASE_UDP0,
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun #endif
319*4882a593Smuzhiyun 
board_init(void)320*4882a593Smuzhiyun int board_init(void)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	/* adress of boot parameters */
323*4882a593Smuzhiyun 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	taurus_request_gpio();
326*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
327*4882a593Smuzhiyun 	taurus_nand_hw_init();
328*4882a593Smuzhiyun #endif
329*4882a593Smuzhiyun #ifdef CONFIG_MACB
330*4882a593Smuzhiyun 	taurus_macb_hw_init();
331*4882a593Smuzhiyun #endif
332*4882a593Smuzhiyun 	at91_spi0_hw_init(TAURUS_SPI_MASK);
333*4882a593Smuzhiyun #ifdef CONFIG_USB_GADGET_AT91
334*4882a593Smuzhiyun 	at91_udp_hw_init();
335*4882a593Smuzhiyun 	at91_udc_probe(&board_udc_data);
336*4882a593Smuzhiyun #endif
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
dram_init(void)341*4882a593Smuzhiyun int dram_init(void)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
344*4882a593Smuzhiyun 				    CONFIG_SYS_SDRAM_SIZE);
345*4882a593Smuzhiyun 	return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
board_eth_init(bd_t * bis)349*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	int rc = 0;
352*4882a593Smuzhiyun #ifdef CONFIG_MACB
353*4882a593Smuzhiyun 	rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC0, 0x00);
354*4882a593Smuzhiyun #endif
355*4882a593Smuzhiyun 	return rc;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun #endif
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD)
360*4882a593Smuzhiyun #if defined(CONFIG_BOARD_AXM)
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun  * Booting the Fallback Image.
363*4882a593Smuzhiyun  *
364*4882a593Smuzhiyun  *  The function is used to provide and
365*4882a593Smuzhiyun  *  boot the image with the fallback
366*4882a593Smuzhiyun  *  parameters, incase if the faulty image
367*4882a593Smuzhiyun  *  in upgraded over the base firmware.
368*4882a593Smuzhiyun  *
369*4882a593Smuzhiyun  */
upgrade_failure_fallback(void)370*4882a593Smuzhiyun static int upgrade_failure_fallback(void)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	char *partitionset_active = NULL;
373*4882a593Smuzhiyun 	char *rootfs = NULL;
374*4882a593Smuzhiyun 	char *rootfs_fallback = NULL;
375*4882a593Smuzhiyun 	char *kern_off;
376*4882a593Smuzhiyun 	char *kern_off_fb;
377*4882a593Smuzhiyun 	char *kern_size;
378*4882a593Smuzhiyun 	char *kern_size_fb;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	partitionset_active = env_get("partitionset_active");
381*4882a593Smuzhiyun 	if (partitionset_active) {
382*4882a593Smuzhiyun 		if (partitionset_active[0] == 'A')
383*4882a593Smuzhiyun 			env_set("partitionset_active", "B");
384*4882a593Smuzhiyun 		else
385*4882a593Smuzhiyun 			env_set("partitionset_active", "A");
386*4882a593Smuzhiyun 	} else {
387*4882a593Smuzhiyun 		printf("partitionset_active missing.\n");
388*4882a593Smuzhiyun 		return -ENOENT;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	rootfs = env_get("rootfs");
392*4882a593Smuzhiyun 	rootfs_fallback = env_get("rootfs_fallback");
393*4882a593Smuzhiyun 	env_set("rootfs", rootfs_fallback);
394*4882a593Smuzhiyun 	env_set("rootfs_fallback", rootfs);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	kern_size = env_get("kernel_size");
397*4882a593Smuzhiyun 	kern_size_fb = env_get("kernel_size_fallback");
398*4882a593Smuzhiyun 	env_set("kernel_size", kern_size_fb);
399*4882a593Smuzhiyun 	env_set("kernel_size_fallback", kern_size);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	kern_off = env_get("kernel_Off");
402*4882a593Smuzhiyun 	kern_off_fb = env_get("kernel_Off_fallback");
403*4882a593Smuzhiyun 	env_set("kernel_Off", kern_off_fb);
404*4882a593Smuzhiyun 	env_set("kernel_Off_fallback", kern_off);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	env_set("bootargs", '\0');
407*4882a593Smuzhiyun 	env_set("upgrade_available", '\0');
408*4882a593Smuzhiyun 	env_set("boot_retries", '\0');
409*4882a593Smuzhiyun 	env_save();
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	return 0;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
do_upgrade_available(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])414*4882a593Smuzhiyun static int do_upgrade_available(cmd_tbl_t *cmdtp, int flag, int argc,
415*4882a593Smuzhiyun 			char * const argv[])
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	unsigned long upgrade_available = 0;
418*4882a593Smuzhiyun 	unsigned long boot_retry = 0;
419*4882a593Smuzhiyun 	char boot_buf[10];
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	upgrade_available = simple_strtoul(env_get("upgrade_available"), NULL,
422*4882a593Smuzhiyun 					   10);
423*4882a593Smuzhiyun 	if (upgrade_available) {
424*4882a593Smuzhiyun 		boot_retry = simple_strtoul(env_get("boot_retries"), NULL, 10);
425*4882a593Smuzhiyun 		boot_retry++;
426*4882a593Smuzhiyun 		sprintf(boot_buf, "%lx", boot_retry);
427*4882a593Smuzhiyun 		env_set("boot_retries", boot_buf);
428*4882a593Smuzhiyun 		env_save();
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		/*
431*4882a593Smuzhiyun 		 * Here the boot_retries count is checked, and if the
432*4882a593Smuzhiyun 		 * count becomes greater than 2 switch back to the
433*4882a593Smuzhiyun 		 * fallback, and reset the board.
434*4882a593Smuzhiyun 		 */
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 		if (boot_retry > 2) {
437*4882a593Smuzhiyun 			if (upgrade_failure_fallback() == 0)
438*4882a593Smuzhiyun 				do_reset(NULL, 0, 0, NULL);
439*4882a593Smuzhiyun 			return -1;
440*4882a593Smuzhiyun 		}
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 	return 0;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun U_BOOT_CMD(
446*4882a593Smuzhiyun 	upgrade_available,	1,	1,	do_upgrade_available,
447*4882a593Smuzhiyun 	"check Siemens update",
448*4882a593Smuzhiyun 	"no parameters"
449*4882a593Smuzhiyun );
450*4882a593Smuzhiyun #endif
451*4882a593Smuzhiyun #endif
452