xref: /OK3568_Linux_fs/u-boot/board/siemens/smartweb/smartweb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2007-2008
3*4882a593Smuzhiyun  * Stelian Pop <stelian@popies.net>
4*4882a593Smuzhiyun  * Lead Tech Design <www.leadtechdesign.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Achim Ehrlich <aehrlich@taskit.de>
7*4882a593Smuzhiyun  * taskit GmbH <www.taskit.de>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * (C) Copyright 2012-
10*4882a593Smuzhiyun  * Markus Hubig <mhubig@imko.de>
11*4882a593Smuzhiyun  * IMKO GmbH <www.imko.de>
12*4882a593Smuzhiyun  * (C) Copyright 2014
13*4882a593Smuzhiyun  * Heiko Schocher <hs@denx.de>
14*4882a593Smuzhiyun  * DENX Software Engineering GmbH
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <common.h>
20*4882a593Smuzhiyun #include <dm.h>
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun #include <asm/arch/at91sam9_sdramc.h>
23*4882a593Smuzhiyun #include <asm/arch/at91sam9260_matrix.h>
24*4882a593Smuzhiyun #include <asm/arch/at91sam9_smc.h>
25*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
26*4882a593Smuzhiyun #include <asm/arch/atmel_serial.h>
27*4882a593Smuzhiyun #include <asm/arch/at91_spi.h>
28*4882a593Smuzhiyun #include <spi.h>
29*4882a593Smuzhiyun #include <asm/arch/clk.h>
30*4882a593Smuzhiyun #include <asm/arch/gpio.h>
31*4882a593Smuzhiyun #include <asm/gpio.h>
32*4882a593Smuzhiyun #include <watchdog.h>
33*4882a593Smuzhiyun # include <net.h>
34*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
35*4882a593Smuzhiyun # include <netdev.h>
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun #include <g_dnl.h>
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
40*4882a593Smuzhiyun 
smartweb_request_gpio(void)41*4882a593Smuzhiyun static void smartweb_request_gpio(void)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	gpio_request(CONFIG_SYS_NAND_ENABLE_PIN, "nand ena");
44*4882a593Smuzhiyun 	gpio_request(CONFIG_SYS_NAND_READY_PIN, "nand rdy");
45*4882a593Smuzhiyun 	gpio_request(AT91_PIN_PA26, "ena PHY");
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
smartweb_nand_hw_init(void)48*4882a593Smuzhiyun static void smartweb_nand_hw_init(void)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
51*4882a593Smuzhiyun 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
52*4882a593Smuzhiyun 	unsigned long csa;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/* Assign CS3 to NAND/SmartMedia Interface */
55*4882a593Smuzhiyun 	csa = readl(&matrix->ebicsa);
56*4882a593Smuzhiyun 	csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
57*4882a593Smuzhiyun 	writel(csa, &matrix->ebicsa);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/* Configure SMC CS3 for NAND/SmartMedia */
60*4882a593Smuzhiyun 	writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
61*4882a593Smuzhiyun 		AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
62*4882a593Smuzhiyun 		&smc->cs[3].setup);
63*4882a593Smuzhiyun 	writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
64*4882a593Smuzhiyun 		AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
65*4882a593Smuzhiyun 		&smc->cs[3].pulse);
66*4882a593Smuzhiyun 	writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
67*4882a593Smuzhiyun 	       &smc->cs[3].cycle);
68*4882a593Smuzhiyun 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
69*4882a593Smuzhiyun 		AT91_SMC_MODE_TDF_CYCLE(2),
70*4882a593Smuzhiyun 		&smc->cs[3].mode);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/* Configure RDY/BSY */
73*4882a593Smuzhiyun 	at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	/* Enable NandFlash */
76*4882a593Smuzhiyun 	at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
smartweb_macb_hw_init(void)79*4882a593Smuzhiyun static void smartweb_macb_hw_init(void)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	struct at91_port *pioa = (struct at91_port *)ATMEL_BASE_PIOA;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/* Enable the PHY Chip via PA26 on the Stamp 2 Adaptor */
84*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PA26, 0);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	/*
87*4882a593Smuzhiyun 	 * Disable pull-up on:
88*4882a593Smuzhiyun 	 *	RXDV (PA17) => PHY normal mode (not Test mode)
89*4882a593Smuzhiyun 	 *	ERX0 (PA14) => PHY ADDR0
90*4882a593Smuzhiyun 	 *	ERX1 (PA15) => PHY ADDR1
91*4882a593Smuzhiyun 	 *	ERX2 (PA25) => PHY ADDR2
92*4882a593Smuzhiyun 	 *	ERX3 (PA26) => PHY ADDR3
93*4882a593Smuzhiyun 	 *	ECRS (PA28) => PHY ADDR4  => PHYADDR = 0x0
94*4882a593Smuzhiyun 	 *
95*4882a593Smuzhiyun 	 * PHY has internal pull-down
96*4882a593Smuzhiyun 	 */
97*4882a593Smuzhiyun 	writel(pin_to_mask(AT91_PIN_PA14) |
98*4882a593Smuzhiyun 		pin_to_mask(AT91_PIN_PA15) |
99*4882a593Smuzhiyun 		pin_to_mask(AT91_PIN_PA17) |
100*4882a593Smuzhiyun 		pin_to_mask(AT91_PIN_PA25) |
101*4882a593Smuzhiyun 		pin_to_mask(AT91_PIN_PA26) |
102*4882a593Smuzhiyun 		pin_to_mask(AT91_PIN_PA28) |
103*4882a593Smuzhiyun 		pin_to_mask(AT91_PIN_PA29),
104*4882a593Smuzhiyun 		&pioa->pudr);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	at91_phy_reset();
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* Re-enable pull-up */
109*4882a593Smuzhiyun 	writel(pin_to_mask(AT91_PIN_PA14) |
110*4882a593Smuzhiyun 		pin_to_mask(AT91_PIN_PA15) |
111*4882a593Smuzhiyun 		pin_to_mask(AT91_PIN_PA17) |
112*4882a593Smuzhiyun 		pin_to_mask(AT91_PIN_PA25) |
113*4882a593Smuzhiyun 		pin_to_mask(AT91_PIN_PA26) |
114*4882a593Smuzhiyun 		pin_to_mask(AT91_PIN_PA28) |
115*4882a593Smuzhiyun 		pin_to_mask(AT91_PIN_PA29),
116*4882a593Smuzhiyun 		&pioa->puer);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* Initialize EMAC=MACB hardware */
119*4882a593Smuzhiyun 	at91_macb_hw_init();
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #ifdef CONFIG_USB_GADGET_AT91
123*4882a593Smuzhiyun #include <linux/usb/at91_udc.h>
124*4882a593Smuzhiyun 
at91_udp_hw_init(void)125*4882a593Smuzhiyun void at91_udp_hw_init(void)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	/* Enable PLLB */
128*4882a593Smuzhiyun 	at91_pllb_clk_enable(get_pllb_init());
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* Enable UDPCK clock, MCK is enabled in at91_clock_init() */
131*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_UDP);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	at91_system_clk_enable(AT91SAM926x_PMC_UDP);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun struct at91_udc_data board_udc_data  = {
137*4882a593Smuzhiyun 	.baseaddr = ATMEL_BASE_UDP0,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun #endif
140*4882a593Smuzhiyun 
board_early_init_f(void)141*4882a593Smuzhiyun int board_early_init_f(void)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	/* enable this here, as we have SPL without serial support */
144*4882a593Smuzhiyun 	at91_seriald_hw_init();
145*4882a593Smuzhiyun 	smartweb_request_gpio();
146*4882a593Smuzhiyun 	return 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
board_init(void)149*4882a593Smuzhiyun int board_init(void)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	smartweb_request_gpio();
152*4882a593Smuzhiyun 	/* power LED red */
153*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PC6, 0);
154*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PC7, 1);
155*4882a593Smuzhiyun 	/* alarm LED off */
156*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PC8, 0);
157*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PC9, 0);
158*4882a593Smuzhiyun 	/* prog LED red */
159*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PC10, 0);
160*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PC11, 1);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #ifdef CONFIG_USB_GADGET_AT91
163*4882a593Smuzhiyun 	at91_udp_hw_init();
164*4882a593Smuzhiyun 	at91_udc_probe(&board_udc_data);
165*4882a593Smuzhiyun #endif
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* Adress of boot parameters */
168*4882a593Smuzhiyun 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	smartweb_nand_hw_init();
171*4882a593Smuzhiyun 	smartweb_macb_hw_init();
172*4882a593Smuzhiyun 	return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
dram_init(void)175*4882a593Smuzhiyun int dram_init(void)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	gd->ram_size = get_ram_size(
178*4882a593Smuzhiyun 		(void *)CONFIG_SYS_SDRAM_BASE,
179*4882a593Smuzhiyun 		CONFIG_SYS_SDRAM_SIZE);
180*4882a593Smuzhiyun 	return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
184*4882a593Smuzhiyun #ifdef CONFIG_MACB
board_eth_init(bd_t * bis)185*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	return macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC0, 0x00);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun #endif /* CONFIG_MACB */
190*4882a593Smuzhiyun #endif
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD)
193*4882a593Smuzhiyun #include <spl.h>
194*4882a593Smuzhiyun #include <nand.h>
195*4882a593Smuzhiyun #include <spi_flash.h>
196*4882a593Smuzhiyun 
matrix_init(void)197*4882a593Smuzhiyun void matrix_init(void)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	struct at91_matrix *mat = (struct at91_matrix *)ATMEL_BASE_MATRIX;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	writel((readl(&mat->scfg[3]) & (~AT91_MATRIX_SLOT_CYCLE))
202*4882a593Smuzhiyun 			| AT91_MATRIX_SLOT_CYCLE_(0x40),
203*4882a593Smuzhiyun 			&mat->scfg[3]);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
at91_spl_board_init(void)206*4882a593Smuzhiyun void at91_spl_board_init(void)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	smartweb_request_gpio();
209*4882a593Smuzhiyun 	/* power LED orange */
210*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PC6, 1);
211*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PC7, 1);
212*4882a593Smuzhiyun 	/* alarm LED orange */
213*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PC8, 1);
214*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PC9, 1);
215*4882a593Smuzhiyun 	/* prog LED red */
216*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PC10, 0);
217*4882a593Smuzhiyun 	at91_set_gpio_output(AT91_PIN_PC11, 1);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	smartweb_nand_hw_init();
220*4882a593Smuzhiyun 	at91_set_gpio_input(AT91_PIN_PA28, 1);
221*4882a593Smuzhiyun 	at91_set_gpio_input(AT91_PIN_PA29, 1);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* check if both  button are pressed */
224*4882a593Smuzhiyun 	if (at91_get_gpio_value(AT91_PIN_PA28) == 0 &&
225*4882a593Smuzhiyun 		at91_get_gpio_value(AT91_PIN_PA29) == 0) {
226*4882a593Smuzhiyun 		smartweb_nand_hw_init();
227*4882a593Smuzhiyun 		nand_init();
228*4882a593Smuzhiyun 		spl_nand_erase_one(0, 0);
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define SDRAM_BASE_CONF	(AT91_SDRAMC_NC_9 | AT91_SDRAMC_NR_13 \
233*4882a593Smuzhiyun 			 | AT91_SDRAMC_CAS_2 \
234*4882a593Smuzhiyun 			 | AT91_SDRAMC_NB_4 | AT91_SDRAMC_DBW_32 \
235*4882a593Smuzhiyun 			 | AT91_SDRAMC_TWR_VAL(2) | AT91_SDRAMC_TRC_VAL(7) \
236*4882a593Smuzhiyun 			 | AT91_SDRAMC_TRP_VAL(2) | AT91_SDRAMC_TRCD_VAL(2) \
237*4882a593Smuzhiyun 			 | AT91_SDRAMC_TRAS_VAL(5) | AT91_SDRAMC_TXSR_VAL(8))
238*4882a593Smuzhiyun 
mem_init(void)239*4882a593Smuzhiyun void mem_init(void)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct at91_matrix *ma = (struct at91_matrix *)ATMEL_BASE_MATRIX;
242*4882a593Smuzhiyun 	struct at91_port *port = (struct at91_port *)ATMEL_BASE_PIOC;
243*4882a593Smuzhiyun 	struct sdramc_reg setting;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	setting.cr = SDRAM_BASE_CONF;
246*4882a593Smuzhiyun 	setting.mdr = AT91_SDRAMC_MD_SDRAM;
247*4882a593Smuzhiyun 	setting.tr = (CONFIG_SYS_MASTER_CLOCK * 7) / 1000000;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/*
250*4882a593Smuzhiyun 	 * I write here directly in this register, because this
251*4882a593Smuzhiyun 	 * approach is smaller than calling at91_set_a_periph() in a
252*4882a593Smuzhiyun 	 * for loop. This saved me 96 bytes.
253*4882a593Smuzhiyun 	 */
254*4882a593Smuzhiyun 	writel(0xffff0000, &port->pdr);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	writel(readl(&ma->ebicsa) | AT91_MATRIX_CS1A_SDRAMC, &ma->ebicsa);
257*4882a593Smuzhiyun 	sdramc_initialize(ATMEL_BASE_CS1, &setting);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun #endif
260*4882a593Smuzhiyun 
g_dnl_bind_fixup(struct usb_device_descriptor * dev,const char * name)261*4882a593Smuzhiyun int g_dnl_bind_fixup(struct usb_device_descriptor *dev, const char *name)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	g_dnl_set_serialnumber("1");
264*4882a593Smuzhiyun 	return 0;
265*4882a593Smuzhiyun }
266