1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * pinmux setup for siemens rut board
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2013 Siemens Schweiz AG
5*4882a593Smuzhiyun * (C) Heiko Schocher, DENX Software Engineering, hs@denx.de.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on:
8*4882a593Smuzhiyun * u-boot:/board/ti/am335x/mux.c
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <common.h>
16*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
17*4882a593Smuzhiyun #include <asm/arch/hardware.h>
18*4882a593Smuzhiyun #include <asm/arch/mux.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <i2c.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static struct module_pin_mux uart0_pin_mux[] = {
23*4882a593Smuzhiyun {OFFSET(uart0_rxd), (MODE(0) | PULLUDDIS | RXACTIVE)}, /* UART0_RXD */
24*4882a593Smuzhiyun {OFFSET(uart0_txd), (MODE(0) | PULLUDDIS)}, /* UART0_TXD */
25*4882a593Smuzhiyun {-1},
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static struct module_pin_mux ddr_pin_mux[] = {
29*4882a593Smuzhiyun {OFFSET(ddr_resetn), (MODE(0))},
30*4882a593Smuzhiyun {OFFSET(ddr_csn0), (MODE(0) | PULLUP_EN)},
31*4882a593Smuzhiyun {OFFSET(ddr_ck), (MODE(0))},
32*4882a593Smuzhiyun {OFFSET(ddr_nck), (MODE(0))},
33*4882a593Smuzhiyun {OFFSET(ddr_casn), (MODE(0) | PULLUP_EN)},
34*4882a593Smuzhiyun {OFFSET(ddr_rasn), (MODE(0) | PULLUP_EN)},
35*4882a593Smuzhiyun {OFFSET(ddr_wen), (MODE(0) | PULLUP_EN)},
36*4882a593Smuzhiyun {OFFSET(ddr_ba0), (MODE(0) | PULLUP_EN)},
37*4882a593Smuzhiyun {OFFSET(ddr_ba1), (MODE(0) | PULLUP_EN)},
38*4882a593Smuzhiyun {OFFSET(ddr_ba2), (MODE(0) | PULLUP_EN)},
39*4882a593Smuzhiyun {OFFSET(ddr_a0), (MODE(0) | PULLUP_EN)},
40*4882a593Smuzhiyun {OFFSET(ddr_a1), (MODE(0) | PULLUP_EN)},
41*4882a593Smuzhiyun {OFFSET(ddr_a2), (MODE(0) | PULLUP_EN)},
42*4882a593Smuzhiyun {OFFSET(ddr_a3), (MODE(0) | PULLUP_EN)},
43*4882a593Smuzhiyun {OFFSET(ddr_a4), (MODE(0) | PULLUP_EN)},
44*4882a593Smuzhiyun {OFFSET(ddr_a5), (MODE(0) | PULLUP_EN)},
45*4882a593Smuzhiyun {OFFSET(ddr_a6), (MODE(0) | PULLUP_EN)},
46*4882a593Smuzhiyun {OFFSET(ddr_a7), (MODE(0) | PULLUP_EN)},
47*4882a593Smuzhiyun {OFFSET(ddr_a8), (MODE(0) | PULLUP_EN)},
48*4882a593Smuzhiyun {OFFSET(ddr_a9), (MODE(0) | PULLUP_EN)},
49*4882a593Smuzhiyun {OFFSET(ddr_a10), (MODE(0) | PULLUP_EN)},
50*4882a593Smuzhiyun {OFFSET(ddr_a11), (MODE(0) | PULLUP_EN)},
51*4882a593Smuzhiyun {OFFSET(ddr_a12), (MODE(0) | PULLUP_EN)},
52*4882a593Smuzhiyun {OFFSET(ddr_a13), (MODE(0) | PULLUP_EN)},
53*4882a593Smuzhiyun {OFFSET(ddr_a14), (MODE(0) | PULLUP_EN)},
54*4882a593Smuzhiyun {OFFSET(ddr_a15), (MODE(0) | PULLUP_EN)},
55*4882a593Smuzhiyun {OFFSET(ddr_odt), (MODE(0))},
56*4882a593Smuzhiyun {OFFSET(ddr_d0), (MODE(0) | RXACTIVE)},
57*4882a593Smuzhiyun {OFFSET(ddr_d1), (MODE(0) | RXACTIVE)},
58*4882a593Smuzhiyun {OFFSET(ddr_d2), (MODE(0) | RXACTIVE)},
59*4882a593Smuzhiyun {OFFSET(ddr_d3), (MODE(0) | RXACTIVE)},
60*4882a593Smuzhiyun {OFFSET(ddr_d4), (MODE(0) | RXACTIVE)},
61*4882a593Smuzhiyun {OFFSET(ddr_d5), (MODE(0) | RXACTIVE)},
62*4882a593Smuzhiyun {OFFSET(ddr_d6), (MODE(0) | RXACTIVE)},
63*4882a593Smuzhiyun {OFFSET(ddr_d7), (MODE(0) | RXACTIVE)},
64*4882a593Smuzhiyun {OFFSET(ddr_d8), (MODE(0) | RXACTIVE)},
65*4882a593Smuzhiyun {OFFSET(ddr_d9), (MODE(0) | RXACTIVE)},
66*4882a593Smuzhiyun {OFFSET(ddr_d10), (MODE(0) | RXACTIVE)},
67*4882a593Smuzhiyun {OFFSET(ddr_d11), (MODE(0) | RXACTIVE)},
68*4882a593Smuzhiyun {OFFSET(ddr_d12), (MODE(0) | RXACTIVE)},
69*4882a593Smuzhiyun {OFFSET(ddr_d13), (MODE(0) | RXACTIVE)},
70*4882a593Smuzhiyun {OFFSET(ddr_d14), (MODE(0) | RXACTIVE)},
71*4882a593Smuzhiyun {OFFSET(ddr_d15), (MODE(0) | RXACTIVE)},
72*4882a593Smuzhiyun {OFFSET(ddr_dqm0), (MODE(0) | PULLUP_EN)},
73*4882a593Smuzhiyun {OFFSET(ddr_dqm1), (MODE(0) | PULLUP_EN)},
74*4882a593Smuzhiyun {OFFSET(ddr_dqs0), (MODE(0) | RXACTIVE)},
75*4882a593Smuzhiyun {OFFSET(ddr_dqsn0), (MODE(0) | RXACTIVE | PULLUP_EN)},
76*4882a593Smuzhiyun {OFFSET(ddr_dqs1), (MODE(0) | RXACTIVE)},
77*4882a593Smuzhiyun {OFFSET(ddr_dqsn1), (MODE(0) | RXACTIVE | PULLUP_EN)},
78*4882a593Smuzhiyun {OFFSET(ddr_vref), (MODE(0) | RXACTIVE | PULLUDDIS)},
79*4882a593Smuzhiyun {OFFSET(ddr_vtp), (MODE(0) | RXACTIVE | PULLUDDIS)},
80*4882a593Smuzhiyun {-1},
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static struct module_pin_mux lcd_pin_mux[] = {
84*4882a593Smuzhiyun {OFFSET(gpmc_ad8), (MODE(1))},
85*4882a593Smuzhiyun {OFFSET(gpmc_ad9), (MODE(1))},
86*4882a593Smuzhiyun {OFFSET(gpmc_ad10), (MODE(1))},
87*4882a593Smuzhiyun {OFFSET(gpmc_ad11), (MODE(1))},
88*4882a593Smuzhiyun {OFFSET(gpmc_ad12), (MODE(1))},
89*4882a593Smuzhiyun {OFFSET(gpmc_ad13), (MODE(1))},
90*4882a593Smuzhiyun {OFFSET(gpmc_ad14), (MODE(1))},
91*4882a593Smuzhiyun {OFFSET(gpmc_ad15), (MODE(1))},
92*4882a593Smuzhiyun {OFFSET(lcd_data0), (MODE(0) | PULLUDDIS)},
93*4882a593Smuzhiyun {OFFSET(lcd_data1), (MODE(0) | PULLUDDIS)},
94*4882a593Smuzhiyun {OFFSET(lcd_data2), (MODE(0) | PULLUDDIS)},
95*4882a593Smuzhiyun {OFFSET(lcd_data3), (MODE(0) | PULLUDDIS)},
96*4882a593Smuzhiyun {OFFSET(lcd_data4), (MODE(0) | PULLUDDIS)},
97*4882a593Smuzhiyun {OFFSET(lcd_data5), (MODE(0) | PULLUDDIS)},
98*4882a593Smuzhiyun {OFFSET(lcd_data6), (MODE(0) | PULLUDDIS)},
99*4882a593Smuzhiyun {OFFSET(lcd_data7), (MODE(0) | PULLUDDIS)},
100*4882a593Smuzhiyun {OFFSET(lcd_data8), (MODE(0) | PULLUDDIS)},
101*4882a593Smuzhiyun {OFFSET(lcd_data9), (MODE(0) | PULLUDDIS)},
102*4882a593Smuzhiyun {OFFSET(lcd_data10), (MODE(0) | PULLUDDIS)},
103*4882a593Smuzhiyun {OFFSET(lcd_data11), (MODE(0) | PULLUDDIS)},
104*4882a593Smuzhiyun {OFFSET(lcd_data12), (MODE(0) | PULLUDDIS)},
105*4882a593Smuzhiyun {OFFSET(lcd_data13), (MODE(0) | PULLUDDIS)},
106*4882a593Smuzhiyun {OFFSET(lcd_data14), (MODE(0) | PULLUDDIS)},
107*4882a593Smuzhiyun {OFFSET(lcd_data15), (MODE(0) | PULLUDDIS)},
108*4882a593Smuzhiyun {OFFSET(lcd_vsync), (MODE(0))},
109*4882a593Smuzhiyun {OFFSET(lcd_hsync), (MODE(0))},
110*4882a593Smuzhiyun {OFFSET(lcd_pclk), (MODE(0))},
111*4882a593Smuzhiyun {OFFSET(lcd_ac_bias_en), (MODE(0))},
112*4882a593Smuzhiyun {-1},
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun static struct module_pin_mux mmc0_pin_mux[] = {
116*4882a593Smuzhiyun {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)},
117*4882a593Smuzhiyun {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)},
118*4882a593Smuzhiyun {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)},
119*4882a593Smuzhiyun {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)},
120*4882a593Smuzhiyun {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},
121*4882a593Smuzhiyun {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)},
122*4882a593Smuzhiyun {-1},
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static struct module_pin_mux mii_pin_mux[] = {
126*4882a593Smuzhiyun {OFFSET(mii1_crs), (MODE(1) | RXACTIVE)},
127*4882a593Smuzhiyun {OFFSET(mii1_rxerr), (MODE(1) | RXACTIVE)},
128*4882a593Smuzhiyun {OFFSET(mii1_txen), (MODE(1))},
129*4882a593Smuzhiyun {OFFSET(mii1_txd1), (MODE(1))},
130*4882a593Smuzhiyun {OFFSET(mii1_txd0), (MODE(1))},
131*4882a593Smuzhiyun {OFFSET(mii1_rxd1), (MODE(1) | RXACTIVE)},
132*4882a593Smuzhiyun {OFFSET(mii1_rxd0), (MODE(1) | RXACTIVE)},
133*4882a593Smuzhiyun {OFFSET(rmii1_refclk), (MODE(0) | RXACTIVE)},
134*4882a593Smuzhiyun {OFFSET(mdio_data), (MODE(0) | RXACTIVE | PULLUP_EN)},
135*4882a593Smuzhiyun {OFFSET(mdio_clk), (MODE(0) | PULLUP_EN)},
136*4882a593Smuzhiyun {-1},
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static struct module_pin_mux gpio_pin_mux[] = {
140*4882a593Smuzhiyun {OFFSET(mii1_col), (MODE(7) | RXACTIVE)},
141*4882a593Smuzhiyun {OFFSET(uart1_ctsn), (MODE(7) | RXACTIVE | PULLUDDIS)},
142*4882a593Smuzhiyun {OFFSET(uart1_rtsn), (MODE(7) | RXACTIVE | PULLUDDIS)},
143*4882a593Smuzhiyun {OFFSET(uart1_rxd), (MODE(7) | RXACTIVE | PULLUDDIS)},
144*4882a593Smuzhiyun {OFFSET(uart1_txd), (MODE(7) | RXACTIVE | PULLUDDIS)},
145*4882a593Smuzhiyun {OFFSET(mii1_rxdv), (MODE(7) | RXACTIVE)},
146*4882a593Smuzhiyun {OFFSET(mii1_txd3), (MODE(7) | RXACTIVE)},
147*4882a593Smuzhiyun {OFFSET(mii1_txd2), (MODE(7) | RXACTIVE)},
148*4882a593Smuzhiyun {OFFSET(mii1_txclk), (MODE(7) | RXACTIVE)},
149*4882a593Smuzhiyun {OFFSET(mii1_rxclk), (MODE(7) | RXACTIVE)},
150*4882a593Smuzhiyun {OFFSET(mii1_rxd3), (MODE(7) | RXACTIVE)},
151*4882a593Smuzhiyun {OFFSET(mii1_rxd2), (MODE(7) | RXACTIVE)},
152*4882a593Smuzhiyun {OFFSET(gpmc_a0), (MODE(7) | RXACTIVE)},
153*4882a593Smuzhiyun {OFFSET(gpmc_a1), (MODE(7) | RXACTIVE)},
154*4882a593Smuzhiyun {OFFSET(gpmc_a4), (MODE(7) | RXACTIVE)},
155*4882a593Smuzhiyun {OFFSET(gpmc_a5), (MODE(7) | RXACTIVE)},
156*4882a593Smuzhiyun {OFFSET(gpmc_a6), (MODE(7) | RXACTIVE)},
157*4882a593Smuzhiyun {OFFSET(gpmc_a7), (MODE(7) | RXACTIVE)},
158*4882a593Smuzhiyun {OFFSET(gpmc_a8), (MODE(7) | RXACTIVE)},
159*4882a593Smuzhiyun {OFFSET(gpmc_a9), (MODE(7) | RXACTIVE)},
160*4882a593Smuzhiyun {OFFSET(gpmc_a10), (MODE(7) | RXACTIVE)},
161*4882a593Smuzhiyun {OFFSET(gpmc_a11), (MODE(7) | RXACTIVE)},
162*4882a593Smuzhiyun {OFFSET(gpmc_wpn), (MODE(7) | RXACTIVE | PULLUP_EN)},
163*4882a593Smuzhiyun {OFFSET(gpmc_be1n), (MODE(7) | RXACTIVE | PULLUP_EN)},
164*4882a593Smuzhiyun {OFFSET(gpmc_csn1), (MODE(7) | RXACTIVE | PULLUP_EN)},
165*4882a593Smuzhiyun {OFFSET(gpmc_csn2), (MODE(7) | RXACTIVE | PULLUP_EN)},
166*4882a593Smuzhiyun {OFFSET(gpmc_csn3), (MODE(7) | RXACTIVE | PULLUP_EN)},
167*4882a593Smuzhiyun {OFFSET(mcasp0_aclkr), (MODE(7) | RXACTIVE)},
168*4882a593Smuzhiyun {OFFSET(mcasp0_fsr), (MODE(7))},
169*4882a593Smuzhiyun {OFFSET(mcasp0_axr1), (MODE(7) | RXACTIVE)},
170*4882a593Smuzhiyun {OFFSET(mcasp0_ahclkx), (MODE(7) | RXACTIVE)},
171*4882a593Smuzhiyun {OFFSET(xdma_event_intr0), (MODE(7) | RXACTIVE | PULLUDDIS)},
172*4882a593Smuzhiyun {OFFSET(xdma_event_intr1), (MODE(7) | RXACTIVE | PULLUDDIS)},
173*4882a593Smuzhiyun {-1},
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static struct module_pin_mux i2c0_pin_mux[] = {
177*4882a593Smuzhiyun {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE | PULLUDDIS)},
178*4882a593Smuzhiyun {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE | PULLUDDIS)},
179*4882a593Smuzhiyun {-1},
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static struct module_pin_mux i2c1_pin_mux[] = {
183*4882a593Smuzhiyun {OFFSET(uart0_ctsn), (MODE(3) | RXACTIVE | PULLUDDIS)},
184*4882a593Smuzhiyun {OFFSET(uart0_rtsn), (MODE(3) | RXACTIVE | PULLUDDIS)},
185*4882a593Smuzhiyun {-1},
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun static struct module_pin_mux usb0_pin_mux[] = {
189*4882a593Smuzhiyun {OFFSET(usb0_dm), (MODE(0) | RXACTIVE | PULLUDDIS)},
190*4882a593Smuzhiyun {OFFSET(usb0_dp), (MODE(0) | RXACTIVE | PULLUDDIS)},
191*4882a593Smuzhiyun {OFFSET(usb0_ce), (MODE(0) | RXACTIVE | PULLUDDIS)},
192*4882a593Smuzhiyun {OFFSET(usb0_id), (MODE(0) | RXACTIVE | PULLUDDIS)},
193*4882a593Smuzhiyun {OFFSET(usb0_vbus), (MODE(0) | RXACTIVE | PULLUDDIS)},
194*4882a593Smuzhiyun {OFFSET(usb0_drvvbus), (MODE(0))},
195*4882a593Smuzhiyun {-1},
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static struct module_pin_mux usb1_pin_mux[] = {
199*4882a593Smuzhiyun {OFFSET(usb1_dm), (MODE(0) | RXACTIVE | PULLUDDIS)},
200*4882a593Smuzhiyun {OFFSET(usb1_dp), (MODE(0) | RXACTIVE | PULLUDDIS)},
201*4882a593Smuzhiyun {OFFSET(usb1_ce), (MODE(0) | RXACTIVE | PULLUDDIS)},
202*4882a593Smuzhiyun {OFFSET(usb1_id), (MODE(0) | RXACTIVE | PULLUDDIS)},
203*4882a593Smuzhiyun {OFFSET(usb1_vbus), (MODE(0) | RXACTIVE | PULLUDDIS)},
204*4882a593Smuzhiyun {OFFSET(usb1_drvvbus), (MODE(0))},
205*4882a593Smuzhiyun {-1},
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun static struct module_pin_mux spi0_pin_mux[] = {
209*4882a593Smuzhiyun {OFFSET(spi0_sclk), (MODE(0) | RXACTIVE | PULLUDDIS)},
210*4882a593Smuzhiyun {OFFSET(spi0_d0), (MODE(0) | RXACTIVE | PULLUDDIS)},
211*4882a593Smuzhiyun {OFFSET(spi0_d1), (MODE(0) | RXACTIVE | PULLUDDIS)},
212*4882a593Smuzhiyun {OFFSET(spi0_cs0), (MODE(0) | RXACTIVE | PULLUDDIS)},
213*4882a593Smuzhiyun {OFFSET(spi0_cs1), (MODE(0) | RXACTIVE | PULLUDDIS)},
214*4882a593Smuzhiyun {-1},
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static struct module_pin_mux spi1_pin_mux[] = {
218*4882a593Smuzhiyun {OFFSET(mcasp0_aclkx), (MODE(3) | RXACTIVE | PULLUP_EN)},
219*4882a593Smuzhiyun {OFFSET(mcasp0_fsx), (MODE(3) | RXACTIVE | PULLUP_EN)},
220*4882a593Smuzhiyun {OFFSET(mcasp0_axr0), (MODE(3) | RXACTIVE | PULLUP_EN)},
221*4882a593Smuzhiyun {OFFSET(mcasp0_ahclkr), (MODE(3) | RXACTIVE | PULLUP_EN)},
222*4882a593Smuzhiyun {-1},
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun static struct module_pin_mux jtag_pin_mux[] = {
226*4882a593Smuzhiyun {OFFSET(tms), (MODE(0) | RXACTIVE | PULLUP_EN)},
227*4882a593Smuzhiyun {OFFSET(tdi), (MODE(0) | RXACTIVE | PULLUP_EN)},
228*4882a593Smuzhiyun {OFFSET(tdo), (MODE(0) | PULLUP_EN)},
229*4882a593Smuzhiyun {OFFSET(tck), (MODE(0) | RXACTIVE | PULLUP_EN)},
230*4882a593Smuzhiyun {OFFSET(ntrst), (MODE(0) | RXACTIVE)},
231*4882a593Smuzhiyun {-1},
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static struct module_pin_mux nand_pin_mux[] = {
235*4882a593Smuzhiyun {OFFSET(gpmc_ad0), (MODE(0) | RXACTIVE)},
236*4882a593Smuzhiyun {OFFSET(gpmc_ad1), (MODE(0) | RXACTIVE)},
237*4882a593Smuzhiyun {OFFSET(gpmc_ad2), (MODE(0) | RXACTIVE)},
238*4882a593Smuzhiyun {OFFSET(gpmc_ad3), (MODE(0) | RXACTIVE)},
239*4882a593Smuzhiyun {OFFSET(gpmc_ad4), (MODE(0) | RXACTIVE)},
240*4882a593Smuzhiyun {OFFSET(gpmc_ad5), (MODE(0) | RXACTIVE)},
241*4882a593Smuzhiyun {OFFSET(gpmc_ad6), (MODE(0) | RXACTIVE)},
242*4882a593Smuzhiyun {OFFSET(gpmc_ad7), (MODE(0) | RXACTIVE)},
243*4882a593Smuzhiyun {OFFSET(gpmc_advn_ale), (MODE(0) | PULLUP_EN)},
244*4882a593Smuzhiyun {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUP_EN)},
245*4882a593Smuzhiyun {OFFSET(gpmc_csn0), (MODE(0) | PULLUP_EN)},
246*4882a593Smuzhiyun {OFFSET(gpmc_oen_ren), (MODE(0) | PULLUP_EN)},
247*4882a593Smuzhiyun {OFFSET(gpmc_wen), (MODE(0) | PULLUP_EN)},
248*4882a593Smuzhiyun {-1},
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static struct module_pin_mux ainx_pin_mux[] = {
252*4882a593Smuzhiyun {OFFSET(ain7), (MODE(0) | RXACTIVE | PULLUDDIS)},
253*4882a593Smuzhiyun {OFFSET(ain6), (MODE(0) | RXACTIVE | PULLUDDIS)},
254*4882a593Smuzhiyun {OFFSET(ain5), (MODE(0) | RXACTIVE | PULLUDDIS)},
255*4882a593Smuzhiyun {OFFSET(ain4), (MODE(0) | RXACTIVE | PULLUDDIS)},
256*4882a593Smuzhiyun {OFFSET(ain3), (MODE(0) | RXACTIVE | PULLUDDIS)},
257*4882a593Smuzhiyun {OFFSET(ain2), (MODE(0) | RXACTIVE | PULLUDDIS)},
258*4882a593Smuzhiyun {OFFSET(ain1), (MODE(0) | RXACTIVE | PULLUDDIS)},
259*4882a593Smuzhiyun {OFFSET(ain0), (MODE(0) | RXACTIVE | PULLUDDIS)},
260*4882a593Smuzhiyun {-1},
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static struct module_pin_mux rtc_pin_mux[] = {
264*4882a593Smuzhiyun {OFFSET(osc1_in), (MODE(0) | RXACTIVE | PULLUDDIS)},
265*4882a593Smuzhiyun {OFFSET(osc1_out), (MODE(0) | RXACTIVE | PULLUDDIS)},
266*4882a593Smuzhiyun {OFFSET(rtc_porz), (MODE(0) | RXACTIVE | PULLUDDIS)},
267*4882a593Smuzhiyun {OFFSET(enz_kaldo_1p8v), (MODE(0) | RXACTIVE | PULLUDDIS)},
268*4882a593Smuzhiyun {-1},
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun static struct module_pin_mux gpmc_pin_mux[] = {
272*4882a593Smuzhiyun {OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)},
273*4882a593Smuzhiyun {OFFSET(gpmc_clk), (MODE(0) | RXACTIVE)},
274*4882a593Smuzhiyun {-1},
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static struct module_pin_mux pmic_pin_mux[] = {
278*4882a593Smuzhiyun {OFFSET(pmic_power_en), (MODE(0) | PULLUP_EN)},
279*4882a593Smuzhiyun {-1},
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static struct module_pin_mux osc_pin_mux[] = {
283*4882a593Smuzhiyun {OFFSET(osc0_in), (MODE(0) | RXACTIVE | PULLUP_EN)},
284*4882a593Smuzhiyun {OFFSET(osc0_out), (MODE(0) | PULLUP_EN)},
285*4882a593Smuzhiyun {-1},
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static struct module_pin_mux pwm_pin_mux[] = {
289*4882a593Smuzhiyun {OFFSET(ecap0_in_pwm0_out), (MODE(0) | RXACTIVE | PULLUDDIS)},
290*4882a593Smuzhiyun {OFFSET(gpmc_a2), (MODE(6))},
291*4882a593Smuzhiyun {OFFSET(gpmc_a3), (MODE(6))},
292*4882a593Smuzhiyun {-1},
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun static struct module_pin_mux emu_pin_mux[] = {
296*4882a593Smuzhiyun {OFFSET(emu0), (MODE(0) | RXACTIVE | PULLUP_EN)},
297*4882a593Smuzhiyun {OFFSET(emu1), (MODE(0) | RXACTIVE | PULLUP_EN)},
298*4882a593Smuzhiyun {-1},
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static struct module_pin_mux vref_pin_mux[] = {
302*4882a593Smuzhiyun {OFFSET(vrefp), (MODE(0) | RXACTIVE | PULLUDDIS)},
303*4882a593Smuzhiyun {OFFSET(vrefn), (MODE(0) | RXACTIVE | PULLUDDIS)},
304*4882a593Smuzhiyun {-1},
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static struct module_pin_mux misc_pin_mux[] = {
308*4882a593Smuzhiyun {OFFSET(porz), (MODE(0) | RXACTIVE | PULLUDDIS)},
309*4882a593Smuzhiyun {OFFSET(nnmi), (MODE(0) | RXACTIVE | PULLUDDIS)},
310*4882a593Smuzhiyun {OFFSET(ext_wakeup), (MODE(0) | RXACTIVE)},
311*4882a593Smuzhiyun {-1},
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
enable_uart0_pin_mux(void)314*4882a593Smuzhiyun void enable_uart0_pin_mux(void)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun configure_module_pin_mux(uart0_pin_mux);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
enable_i2c0_pin_mux(void)319*4882a593Smuzhiyun void enable_i2c0_pin_mux(void)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun configure_module_pin_mux(i2c0_pin_mux);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
enable_board_pin_mux(void)324*4882a593Smuzhiyun void enable_board_pin_mux(void)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun configure_module_pin_mux(ddr_pin_mux);
327*4882a593Smuzhiyun configure_module_pin_mux(lcd_pin_mux);
328*4882a593Smuzhiyun configure_module_pin_mux(mmc0_pin_mux);
329*4882a593Smuzhiyun configure_module_pin_mux(mii_pin_mux);
330*4882a593Smuzhiyun configure_module_pin_mux(gpio_pin_mux);
331*4882a593Smuzhiyun configure_module_pin_mux(i2c1_pin_mux);
332*4882a593Smuzhiyun configure_module_pin_mux(usb0_pin_mux);
333*4882a593Smuzhiyun configure_module_pin_mux(usb1_pin_mux);
334*4882a593Smuzhiyun configure_module_pin_mux(spi0_pin_mux);
335*4882a593Smuzhiyun configure_module_pin_mux(spi1_pin_mux);
336*4882a593Smuzhiyun configure_module_pin_mux(jtag_pin_mux);
337*4882a593Smuzhiyun configure_module_pin_mux(nand_pin_mux);
338*4882a593Smuzhiyun configure_module_pin_mux(ainx_pin_mux);
339*4882a593Smuzhiyun configure_module_pin_mux(rtc_pin_mux);
340*4882a593Smuzhiyun configure_module_pin_mux(gpmc_pin_mux);
341*4882a593Smuzhiyun configure_module_pin_mux(pmic_pin_mux);
342*4882a593Smuzhiyun configure_module_pin_mux(osc_pin_mux);
343*4882a593Smuzhiyun configure_module_pin_mux(pwm_pin_mux);
344*4882a593Smuzhiyun configure_module_pin_mux(emu_pin_mux);
345*4882a593Smuzhiyun configure_module_pin_mux(vref_pin_mux);
346*4882a593Smuzhiyun configure_module_pin_mux(misc_pin_mux);
347*4882a593Smuzhiyun }
348