xref: /OK3568_Linux_fs/u-boot/board/siemens/pxm2/mux.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * pinmux setup for siemens pxm2 board
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2013 Siemens Schweiz AG
5*4882a593Smuzhiyun  * (C) Heiko Schocher, DENX Software Engineering, hs@denx.de.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on:
8*4882a593Smuzhiyun  * u-boot:/board/ti/am335x/mux.c
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <common.h>
16*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
17*4882a593Smuzhiyun #include <asm/arch/hardware.h>
18*4882a593Smuzhiyun #include <asm/arch/mux.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <i2c.h>
21*4882a593Smuzhiyun #include "board.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun static struct module_pin_mux uart0_pin_mux[] = {
24*4882a593Smuzhiyun 	{OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* UART0_RXD */
25*4882a593Smuzhiyun 	{OFFSET(uart0_txd), (MODE(0) | PULLUDEN)},		/* UART0_TXD */
26*4882a593Smuzhiyun 	{OFFSET(nnmi), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* UART0_TXD */
27*4882a593Smuzhiyun 	{-1},
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #ifdef CONFIG_NAND
31*4882a593Smuzhiyun static struct module_pin_mux nand_pin_mux[] = {
32*4882a593Smuzhiyun 	{OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD0 */
33*4882a593Smuzhiyun 	{OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD1 */
34*4882a593Smuzhiyun 	{OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD2 */
35*4882a593Smuzhiyun 	{OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD3 */
36*4882a593Smuzhiyun 	{OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD4 */
37*4882a593Smuzhiyun 	{OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD5 */
38*4882a593Smuzhiyun 	{OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD6 */
39*4882a593Smuzhiyun 	{OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD7 */
40*4882a593Smuzhiyun 	{OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
41*4882a593Smuzhiyun 	{OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)},	/* NAND_WPN */
42*4882a593Smuzhiyun 	{OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)},	/* NAND_CS0 */
43*4882a593Smuzhiyun 	{OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)},	/* NAND_ADV_ALE */
44*4882a593Smuzhiyun 	{OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)},	/* NAND_OE */
45*4882a593Smuzhiyun 	{OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)},	/* NAND_WEN */
46*4882a593Smuzhiyun 	{OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)},	/* NAND_BE_CLE */
47*4882a593Smuzhiyun 	{OFFSET(gpmc_a11), MODE(7) | RXACTIVE | PULLUP_EN}, /* RGMII2_RD0 */
48*4882a593Smuzhiyun 	{OFFSET(mcasp0_ahclkx), MODE(7) | PULLUDEN},	/* MCASP0_AHCLKX */
49*4882a593Smuzhiyun 	{-1},
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun #endif
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun static struct module_pin_mux i2c0_pin_mux[] = {
54*4882a593Smuzhiyun 	{OFFSET(i2c0_sda), (MODE(0) | RXACTIVE | PULLUDEN | SLEWCTRL)},
55*4882a593Smuzhiyun 	{OFFSET(i2c0_scl), (MODE(0) | RXACTIVE | PULLUDEN | SLEWCTRL)},
56*4882a593Smuzhiyun 	{-1},
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static struct module_pin_mux i2c1_pin_mux[] = {
60*4882a593Smuzhiyun 	{OFFSET(spi0_d1), (MODE(2) | RXACTIVE | PULLUDEN | SLEWCTRL)},
61*4882a593Smuzhiyun 	{OFFSET(spi0_cs0), (MODE(2) | RXACTIVE | PULLUDEN | SLEWCTRL)},
62*4882a593Smuzhiyun 	{-1},
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #ifndef CONFIG_NO_ETH
66*4882a593Smuzhiyun static struct module_pin_mux rgmii1_pin_mux[] = {
67*4882a593Smuzhiyun 	{OFFSET(mii1_txen), MODE(2)},			/* RGMII1_TCTL */
68*4882a593Smuzhiyun 	{OFFSET(mii1_rxdv), MODE(2) | RXACTIVE},	/* RGMII1_RCTL */
69*4882a593Smuzhiyun 	{OFFSET(mii1_txd3), MODE(2)},			/* RGMII1_TD3 */
70*4882a593Smuzhiyun 	{OFFSET(mii1_txd2), MODE(2)},			/* RGMII1_TD2 */
71*4882a593Smuzhiyun 	{OFFSET(mii1_txd1), MODE(2)},			/* RGMII1_TD1 */
72*4882a593Smuzhiyun 	{OFFSET(mii1_txd0), MODE(2)},			/* RGMII1_TD0 */
73*4882a593Smuzhiyun 	{OFFSET(mii1_txclk), MODE(2)},			/* RGMII1_TCLK */
74*4882a593Smuzhiyun 	{OFFSET(mii1_rxclk), MODE(2) | RXACTIVE},	/* RGMII1_RCLK */
75*4882a593Smuzhiyun 	{OFFSET(mii1_rxd3), MODE(2) | RXACTIVE},	/* RGMII1_RD3 */
76*4882a593Smuzhiyun 	{OFFSET(mii1_rxd2), MODE(2) | RXACTIVE},	/* RGMII1_RD2 */
77*4882a593Smuzhiyun 	{OFFSET(mii1_rxd1), MODE(2) | RXACTIVE},	/* RGMII1_RD1 */
78*4882a593Smuzhiyun 	{OFFSET(mii1_rxd0), MODE(2) | RXACTIVE},	/* RGMII1_RD0 */
79*4882a593Smuzhiyun 	{OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
80*4882a593Smuzhiyun 	{OFFSET(mdio_clk), MODE(0) | PULLUP_EN},	/* MDIO_CLK */
81*4882a593Smuzhiyun 	{-1},
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static struct module_pin_mux rgmii2_pin_mux[] = {
85*4882a593Smuzhiyun 	{OFFSET(gpmc_a0), MODE(2)},			/* RGMII2_TCTL */
86*4882a593Smuzhiyun 	{OFFSET(gpmc_a1), MODE(2) | RXACTIVE},		/* RGMII2_RCTL */
87*4882a593Smuzhiyun 	{OFFSET(gpmc_a2), MODE(2)},			/* RGMII2_TD3 */
88*4882a593Smuzhiyun 	{OFFSET(gpmc_a3), MODE(2)},			/* RGMII2_TD2 */
89*4882a593Smuzhiyun 	{OFFSET(gpmc_a4), MODE(2)},			/* RGMII2_TD1 */
90*4882a593Smuzhiyun 	{OFFSET(gpmc_a5), MODE(2)},			/* RGMII2_TD0 */
91*4882a593Smuzhiyun 	{OFFSET(gpmc_a6), MODE(7)},			/* RGMII2_TCLK */
92*4882a593Smuzhiyun 	{OFFSET(gpmc_a7), MODE(2) | RXACTIVE},		/* RGMII2_RCLK */
93*4882a593Smuzhiyun 	{OFFSET(gpmc_a8), MODE(2) | RXACTIVE},		/* RGMII2_RD3 */
94*4882a593Smuzhiyun 	{OFFSET(gpmc_a9), MODE(7)},			/* RGMII2_RD2 */
95*4882a593Smuzhiyun 	{OFFSET(gpmc_a10), MODE(2) | RXACTIVE},		/* RGMII2_RD1 */
96*4882a593Smuzhiyun 	{OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
97*4882a593Smuzhiyun 	{OFFSET(mdio_clk), MODE(0) | PULLUP_EN},	/* MDIO_CLK */
98*4882a593Smuzhiyun 	{-1},
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #ifdef CONFIG_MMC
103*4882a593Smuzhiyun static struct module_pin_mux mmc0_pin_mux[] = {
104*4882a593Smuzhiyun 	{OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT3 */
105*4882a593Smuzhiyun 	{OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT2 */
106*4882a593Smuzhiyun 	{OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT1 */
107*4882a593Smuzhiyun 	{OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT0 */
108*4882a593Smuzhiyun 	{OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CLK */
109*4882a593Smuzhiyun 	{OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CMD */
110*4882a593Smuzhiyun 	{OFFSET(mcasp0_aclkr), (MODE(4) | RXACTIVE)},		/* MMC0_WP */
111*4882a593Smuzhiyun 	{OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUDEN)},	/* MMC0_CD */
112*4882a593Smuzhiyun 	{-1},
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun #endif
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static struct module_pin_mux lcdc_pin_mux[] = {
117*4882a593Smuzhiyun 	{OFFSET(lcd_data0), (MODE(0) | PULLUDDIS)},	/* LCD_DAT0 */
118*4882a593Smuzhiyun 	{OFFSET(lcd_data1), (MODE(0) | PULLUDDIS)},	/* LCD_DAT1 */
119*4882a593Smuzhiyun 	{OFFSET(lcd_data2), (MODE(0) | PULLUDDIS)},	/* LCD_DAT2 */
120*4882a593Smuzhiyun 	{OFFSET(lcd_data3), (MODE(0) | PULLUDDIS)},	/* LCD_DAT3 */
121*4882a593Smuzhiyun 	{OFFSET(lcd_data4), (MODE(0) | PULLUDDIS)},	/* LCD_DAT4 */
122*4882a593Smuzhiyun 	{OFFSET(lcd_data5), (MODE(0) | PULLUDDIS)},	/* LCD_DAT5 */
123*4882a593Smuzhiyun 	{OFFSET(lcd_data6), (MODE(0) | PULLUDDIS)},	/* LCD_DAT6 */
124*4882a593Smuzhiyun 	{OFFSET(lcd_data7), (MODE(0) | PULLUDDIS)},	/* LCD_DAT7 */
125*4882a593Smuzhiyun 	{OFFSET(lcd_data8), (MODE(0) | PULLUDDIS)},	/* LCD_DAT8 */
126*4882a593Smuzhiyun 	{OFFSET(lcd_data9), (MODE(0) | PULLUDDIS)},	/* LCD_DAT9 */
127*4882a593Smuzhiyun 	{OFFSET(lcd_data10), (MODE(0) | PULLUDDIS)},	/* LCD_DAT10 */
128*4882a593Smuzhiyun 	{OFFSET(lcd_data11), (MODE(0) | PULLUDDIS)},	/* LCD_DAT11 */
129*4882a593Smuzhiyun 	{OFFSET(lcd_data12), (MODE(0) | PULLUDDIS)},	/* LCD_DAT12 */
130*4882a593Smuzhiyun 	{OFFSET(lcd_data13), (MODE(0) | PULLUDDIS)},	/* LCD_DAT13 */
131*4882a593Smuzhiyun 	{OFFSET(lcd_data14), (MODE(0) | PULLUDDIS)},	/* LCD_DAT14 */
132*4882a593Smuzhiyun 	{OFFSET(lcd_data15), (MODE(0) | PULLUDDIS)},	/* LCD_DAT15 */
133*4882a593Smuzhiyun 	{OFFSET(gpmc_ad8), (MODE(1))},			/* LCD_DAT16 */
134*4882a593Smuzhiyun 	{OFFSET(gpmc_ad9), (MODE(1))},		/* LCD_DAT17 */
135*4882a593Smuzhiyun 	{OFFSET(gpmc_ad10), (MODE(1))},		/* LCD_DAT18 */
136*4882a593Smuzhiyun 	{OFFSET(gpmc_ad11), (MODE(1))},		/* LCD_DAT19 */
137*4882a593Smuzhiyun 	{OFFSET(gpmc_ad12), (MODE(1))},		/* LCD_DAT20 */
138*4882a593Smuzhiyun 	{OFFSET(gpmc_ad13), (MODE(1))},		/* LCD_DAT21 */
139*4882a593Smuzhiyun 	{OFFSET(gpmc_ad14), (MODE(1))},		/* LCD_DAT22 */
140*4882a593Smuzhiyun 	{OFFSET(gpmc_ad15), (MODE(1))},		/* LCD_DAT23 */
141*4882a593Smuzhiyun 	{OFFSET(lcd_vsync), (MODE(0))},		/* LCD_VSYNC */
142*4882a593Smuzhiyun 	{OFFSET(lcd_hsync), (MODE(0))},		/* LCD_HSYNC */
143*4882a593Smuzhiyun 	{OFFSET(lcd_pclk), (MODE(0))},		/* LCD_PCLK */
144*4882a593Smuzhiyun 	{OFFSET(lcd_ac_bias_en), (MODE(0))},	/* LCD_AC_BIAS_EN */
145*4882a593Smuzhiyun 	{-1},
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun static struct module_pin_mux ecap0_pin_mux[] = {
149*4882a593Smuzhiyun 	{OFFSET(ecap0_in_pwm0_out), (MODE(0))},
150*4882a593Smuzhiyun 	{-1},
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static struct module_pin_mux gpio_pin_mux[] = {
154*4882a593Smuzhiyun 	{OFFSET(mcasp0_fsx), MODE(7)}, /* GPIO3_15 LCD power*/
155*4882a593Smuzhiyun 	{OFFSET(mcasp0_axr0), MODE(7)}, /* GPIO3_16 Backlight */
156*4882a593Smuzhiyun 	{OFFSET(gpmc_a9), MODE(7)}, /* GPIO1_25 Touch power */
157*4882a593Smuzhiyun 	{-1},
158*4882a593Smuzhiyun };
enable_i2c0_pin_mux(void)159*4882a593Smuzhiyun void enable_i2c0_pin_mux(void)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	configure_module_pin_mux(i2c0_pin_mux);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
enable_uart0_pin_mux(void)164*4882a593Smuzhiyun void enable_uart0_pin_mux(void)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	configure_module_pin_mux(uart0_pin_mux);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
enable_board_pin_mux(void)169*4882a593Smuzhiyun void enable_board_pin_mux(void)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	configure_module_pin_mux(uart0_pin_mux);
172*4882a593Smuzhiyun 	configure_module_pin_mux(i2c1_pin_mux);
173*4882a593Smuzhiyun #ifdef CONFIG_NAND
174*4882a593Smuzhiyun 	configure_module_pin_mux(nand_pin_mux);
175*4882a593Smuzhiyun #endif
176*4882a593Smuzhiyun #ifndef CONFIG_NO_ETH
177*4882a593Smuzhiyun 	configure_module_pin_mux(rgmii1_pin_mux);
178*4882a593Smuzhiyun 	configure_module_pin_mux(rgmii2_pin_mux);
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun #ifdef CONFIG_MMC
181*4882a593Smuzhiyun 	configure_module_pin_mux(mmc0_pin_mux);
182*4882a593Smuzhiyun #endif
183*4882a593Smuzhiyun 	configure_module_pin_mux(lcdc_pin_mux);
184*4882a593Smuzhiyun 	configure_module_pin_mux(gpio_pin_mux);
185*4882a593Smuzhiyun 	configure_module_pin_mux(ecap0_pin_mux);
186*4882a593Smuzhiyun }
187