1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Board functions for TI AM335X based pxm2 board
3*4882a593Smuzhiyun * (C) Copyright 2013 Siemens Schweiz AG
4*4882a593Smuzhiyun * (C) Heiko Schocher, DENX Software Engineering, hs@denx.de.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Based on:
7*4882a593Smuzhiyun * u-boot:/board/ti/am335x/board.c
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Board functions for TI AM335X based boards
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <common.h>
17*4882a593Smuzhiyun #include <errno.h>
18*4882a593Smuzhiyun #include <spl.h>
19*4882a593Smuzhiyun #include <asm/arch/cpu.h>
20*4882a593Smuzhiyun #include <asm/arch/hardware.h>
21*4882a593Smuzhiyun #include <asm/arch/omap.h>
22*4882a593Smuzhiyun #include <asm/arch/ddr_defs.h>
23*4882a593Smuzhiyun #include <asm/arch/clock.h>
24*4882a593Smuzhiyun #include <asm/arch/gpio.h>
25*4882a593Smuzhiyun #include <asm/arch/mmc_host_def.h>
26*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
27*4882a593Smuzhiyun #include "../../../drivers/video/da8xx-fb.h"
28*4882a593Smuzhiyun #include <asm/io.h>
29*4882a593Smuzhiyun #include <asm/emif.h>
30*4882a593Smuzhiyun #include <asm/gpio.h>
31*4882a593Smuzhiyun #include <i2c.h>
32*4882a593Smuzhiyun #include <miiphy.h>
33*4882a593Smuzhiyun #include <cpsw.h>
34*4882a593Smuzhiyun #include <watchdog.h>
35*4882a593Smuzhiyun #include "board.h"
36*4882a593Smuzhiyun #include "../common/factoryset.h"
37*4882a593Smuzhiyun #include "pmic.h"
38*4882a593Smuzhiyun #include <nand.h>
39*4882a593Smuzhiyun #include <bmp_layout.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
board_init_ddr(void)44*4882a593Smuzhiyun static void board_init_ddr(void)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun struct emif_regs pxm2_ddr3_emif_reg_data = {
47*4882a593Smuzhiyun .sdram_config = 0x41805332,
48*4882a593Smuzhiyun .sdram_tim1 = 0x666b3c9,
49*4882a593Smuzhiyun .sdram_tim2 = 0x243631ca,
50*4882a593Smuzhiyun .sdram_tim3 = 0x33f,
51*4882a593Smuzhiyun .emif_ddr_phy_ctlr_1 = 0x100005,
52*4882a593Smuzhiyun .zq_config = 0,
53*4882a593Smuzhiyun .ref_ctrl = 0x81a,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun struct ddr_data pxm2_ddr3_data = {
57*4882a593Smuzhiyun .datardsratio0 = 0x81204812,
58*4882a593Smuzhiyun .datawdsratio0 = 0,
59*4882a593Smuzhiyun .datafwsratio0 = 0x8020080,
60*4882a593Smuzhiyun .datawrsratio0 = 0x4010040,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun struct cmd_control pxm2_ddr3_cmd_ctrl_data = {
64*4882a593Smuzhiyun .cmd0csratio = 0x80,
65*4882a593Smuzhiyun .cmd0iclkout = 0,
66*4882a593Smuzhiyun .cmd1csratio = 0x80,
67*4882a593Smuzhiyun .cmd1iclkout = 0,
68*4882a593Smuzhiyun .cmd2csratio = 0x80,
69*4882a593Smuzhiyun .cmd2iclkout = 0,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun const struct ctrl_ioregs ioregs = {
73*4882a593Smuzhiyun .cm0ioctl = DDR_IOCTRL_VAL,
74*4882a593Smuzhiyun .cm1ioctl = DDR_IOCTRL_VAL,
75*4882a593Smuzhiyun .cm2ioctl = DDR_IOCTRL_VAL,
76*4882a593Smuzhiyun .dt0ioctl = DDR_IOCTRL_VAL,
77*4882a593Smuzhiyun .dt1ioctl = DDR_IOCTRL_VAL,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun config_ddr(DDR_PLL_FREQ, &ioregs, &pxm2_ddr3_data,
81*4882a593Smuzhiyun &pxm2_ddr3_cmd_ctrl_data, &pxm2_ddr3_emif_reg_data, 0);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /*
85*4882a593Smuzhiyun * voltage switching for MPU frequency switching.
86*4882a593Smuzhiyun * @module = mpu - 0, core - 1
87*4882a593Smuzhiyun * @vddx_op_vol_sel = vdd voltage to set
88*4882a593Smuzhiyun */
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define MPU 0
91*4882a593Smuzhiyun #define CORE 1
92*4882a593Smuzhiyun
voltage_update(unsigned int module,unsigned char vddx_op_vol_sel)93*4882a593Smuzhiyun int voltage_update(unsigned int module, unsigned char vddx_op_vol_sel)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun uchar buf[4];
96*4882a593Smuzhiyun unsigned int reg_offset;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (module == MPU)
99*4882a593Smuzhiyun reg_offset = PMIC_VDD1_OP_REG;
100*4882a593Smuzhiyun else
101*4882a593Smuzhiyun reg_offset = PMIC_VDD2_OP_REG;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Select VDDx OP */
104*4882a593Smuzhiyun if (i2c_read(PMIC_CTRL_I2C_ADDR, reg_offset, 1, buf, 1))
105*4882a593Smuzhiyun return 1;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun buf[0] &= ~PMIC_OP_REG_CMD_MASK;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if (i2c_write(PMIC_CTRL_I2C_ADDR, reg_offset, 1, buf, 1))
110*4882a593Smuzhiyun return 1;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Configure VDDx OP Voltage */
113*4882a593Smuzhiyun if (i2c_read(PMIC_CTRL_I2C_ADDR, reg_offset, 1, buf, 1))
114*4882a593Smuzhiyun return 1;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun buf[0] &= ~PMIC_OP_REG_SEL_MASK;
117*4882a593Smuzhiyun buf[0] |= vddx_op_vol_sel;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (i2c_write(PMIC_CTRL_I2C_ADDR, reg_offset, 1, buf, 1))
120*4882a593Smuzhiyun return 1;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (i2c_read(PMIC_CTRL_I2C_ADDR, reg_offset, 1, buf, 1))
123*4882a593Smuzhiyun return 1;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if ((buf[0] & PMIC_OP_REG_SEL_MASK) != vddx_op_vol_sel)
126*4882a593Smuzhiyun return 1;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun return 0;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define OSC (V_OSCK/1000000)
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun const struct dpll_params dpll_mpu_pxm2 = {
134*4882a593Smuzhiyun 720, OSC-1, 1, -1, -1, -1, -1};
135*4882a593Smuzhiyun
spl_siemens_board_init(void)136*4882a593Smuzhiyun void spl_siemens_board_init(void)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun uchar buf[4];
139*4882a593Smuzhiyun /*
140*4882a593Smuzhiyun * pxm2 PMIC code. All boards currently want an MPU voltage
141*4882a593Smuzhiyun * of 1.2625V and CORE voltage of 1.1375V to operate at
142*4882a593Smuzhiyun * 720MHz.
143*4882a593Smuzhiyun */
144*4882a593Smuzhiyun if (i2c_probe(PMIC_CTRL_I2C_ADDR))
145*4882a593Smuzhiyun return;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* VDD1/2 voltage selection register access by control i/f */
148*4882a593Smuzhiyun if (i2c_read(PMIC_CTRL_I2C_ADDR, PMIC_DEVCTRL_REG, 1, buf, 1))
149*4882a593Smuzhiyun return;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun buf[0] |= PMIC_DEVCTRL_REG_SR_CTL_I2C_SEL_CTL_I2C;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (i2c_write(PMIC_CTRL_I2C_ADDR, PMIC_DEVCTRL_REG, 1, buf, 1))
154*4882a593Smuzhiyun return;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Frequency switching for OPP 120 */
157*4882a593Smuzhiyun if (voltage_update(MPU, PMIC_OP_REG_SEL_1_2_6) ||
158*4882a593Smuzhiyun voltage_update(CORE, PMIC_OP_REG_SEL_1_1_3)) {
159*4882a593Smuzhiyun printf("voltage update failed\n");
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun #endif /* if def CONFIG_SPL_BUILD */
163*4882a593Smuzhiyun
read_eeprom(void)164*4882a593Smuzhiyun int read_eeprom(void)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun /* nothing ToDo here for this board */
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
172*4882a593Smuzhiyun (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
cpsw_control(int enabled)173*4882a593Smuzhiyun static void cpsw_control(int enabled)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun /* VTP can be added here */
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun return;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static struct cpsw_slave_data cpsw_slaves[] = {
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun .slave_reg_ofs = 0x208,
183*4882a593Smuzhiyun .sliver_reg_ofs = 0xd80,
184*4882a593Smuzhiyun .phy_addr = 0,
185*4882a593Smuzhiyun .phy_if = PHY_INTERFACE_MODE_RMII,
186*4882a593Smuzhiyun },
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun .slave_reg_ofs = 0x308,
189*4882a593Smuzhiyun .sliver_reg_ofs = 0xdc0,
190*4882a593Smuzhiyun .phy_addr = 1,
191*4882a593Smuzhiyun .phy_if = PHY_INTERFACE_MODE_RMII,
192*4882a593Smuzhiyun },
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static struct cpsw_platform_data cpsw_data = {
196*4882a593Smuzhiyun .mdio_base = CPSW_MDIO_BASE,
197*4882a593Smuzhiyun .cpsw_base = CPSW_BASE,
198*4882a593Smuzhiyun .mdio_div = 0xff,
199*4882a593Smuzhiyun .channels = 4,
200*4882a593Smuzhiyun .cpdma_reg_ofs = 0x800,
201*4882a593Smuzhiyun .slaves = 1,
202*4882a593Smuzhiyun .slave_data = cpsw_slaves,
203*4882a593Smuzhiyun .ale_reg_ofs = 0xd00,
204*4882a593Smuzhiyun .ale_entries = 1024,
205*4882a593Smuzhiyun .host_port_reg_ofs = 0x108,
206*4882a593Smuzhiyun .hw_stats_reg_ofs = 0x900,
207*4882a593Smuzhiyun .bd_ram_ofs = 0x2000,
208*4882a593Smuzhiyun .mac_control = (1 << 5),
209*4882a593Smuzhiyun .control = cpsw_control,
210*4882a593Smuzhiyun .host_port_num = 0,
211*4882a593Smuzhiyun .version = CPSW_CTRL_VERSION_2,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun #endif /* #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) */
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun #if defined(CONFIG_DRIVER_TI_CPSW) || \
216*4882a593Smuzhiyun (defined(CONFIG_USB_ETHER) && defined(CONFIG_USB_MUSB_GADGET))
board_eth_init(bd_t * bis)217*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun int n = 0;
220*4882a593Smuzhiyun #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
221*4882a593Smuzhiyun (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
222*4882a593Smuzhiyun struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
223*4882a593Smuzhiyun #ifdef CONFIG_FACTORYSET
224*4882a593Smuzhiyun int rv;
225*4882a593Smuzhiyun if (!is_valid_ethaddr(factory_dat.mac))
226*4882a593Smuzhiyun printf("Error: no valid mac address\n");
227*4882a593Smuzhiyun else
228*4882a593Smuzhiyun eth_env_set_enetaddr("ethaddr", factory_dat.mac);
229*4882a593Smuzhiyun #endif /* #ifdef CONFIG_FACTORYSET */
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Set rgmii mode and enable rmii clock to be sourced from chip */
232*4882a593Smuzhiyun writel(RGMII_MODE_ENABLE | RGMII_INT_DELAY, &cdev->miisel);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun rv = cpsw_register(&cpsw_data);
235*4882a593Smuzhiyun if (rv < 0)
236*4882a593Smuzhiyun printf("Error %d registering CPSW switch\n", rv);
237*4882a593Smuzhiyun else
238*4882a593Smuzhiyun n += rv;
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun return n;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun #endif /* #if defined(CONFIG_DRIVER_TI_CPSW) */
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun #if defined(CONFIG_VIDEO) && !defined(CONFIG_SPL_BUILD)
245*4882a593Smuzhiyun static struct da8xx_panel lcd_panels[] = {
246*4882a593Smuzhiyun /* AUO G156XW01 V1 */
247*4882a593Smuzhiyun [0] = {
248*4882a593Smuzhiyun .name = "AUO_G156XW01_V1",
249*4882a593Smuzhiyun .width = 1376,
250*4882a593Smuzhiyun .height = 768,
251*4882a593Smuzhiyun .hfp = 14,
252*4882a593Smuzhiyun .hbp = 64,
253*4882a593Smuzhiyun .hsw = 56,
254*4882a593Smuzhiyun .vfp = 1,
255*4882a593Smuzhiyun .vbp = 28,
256*4882a593Smuzhiyun .vsw = 3,
257*4882a593Smuzhiyun .pxl_clk = 60000000,
258*4882a593Smuzhiyun .invert_pxl_clk = 0,
259*4882a593Smuzhiyun },
260*4882a593Smuzhiyun /* AUO B101EVN06 V0 */
261*4882a593Smuzhiyun [1] = {
262*4882a593Smuzhiyun .name = "AUO_B101EVN06_V0",
263*4882a593Smuzhiyun .width = 1280,
264*4882a593Smuzhiyun .height = 800,
265*4882a593Smuzhiyun .hfp = 52,
266*4882a593Smuzhiyun .hbp = 84,
267*4882a593Smuzhiyun .hsw = 36,
268*4882a593Smuzhiyun .vfp = 3,
269*4882a593Smuzhiyun .vbp = 14,
270*4882a593Smuzhiyun .vsw = 6,
271*4882a593Smuzhiyun .pxl_clk = 60000000,
272*4882a593Smuzhiyun .invert_pxl_clk = 0,
273*4882a593Smuzhiyun },
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun * Settings from factoryset
276*4882a593Smuzhiyun * stored in EEPROM
277*4882a593Smuzhiyun */
278*4882a593Smuzhiyun [2] = {
279*4882a593Smuzhiyun .name = "factoryset",
280*4882a593Smuzhiyun .width = 0,
281*4882a593Smuzhiyun .height = 0,
282*4882a593Smuzhiyun .hfp = 0,
283*4882a593Smuzhiyun .hbp = 0,
284*4882a593Smuzhiyun .hsw = 0,
285*4882a593Smuzhiyun .vfp = 0,
286*4882a593Smuzhiyun .vbp = 0,
287*4882a593Smuzhiyun .vsw = 0,
288*4882a593Smuzhiyun .pxl_clk = 60000000,
289*4882a593Smuzhiyun .invert_pxl_clk = 0,
290*4882a593Smuzhiyun },
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static const struct display_panel disp_panel = {
294*4882a593Smuzhiyun WVGA,
295*4882a593Smuzhiyun 32,
296*4882a593Smuzhiyun 16,
297*4882a593Smuzhiyun COLOR_ACTIVE,
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun static const struct lcd_ctrl_config lcd_cfg = {
301*4882a593Smuzhiyun &disp_panel,
302*4882a593Smuzhiyun .ac_bias = 255,
303*4882a593Smuzhiyun .ac_bias_intrpt = 0,
304*4882a593Smuzhiyun .dma_burst_sz = 16,
305*4882a593Smuzhiyun .bpp = 32,
306*4882a593Smuzhiyun .fdd = 0x80,
307*4882a593Smuzhiyun .tft_alt_mode = 0,
308*4882a593Smuzhiyun .stn_565_mode = 0,
309*4882a593Smuzhiyun .mono_8bit_mode = 0,
310*4882a593Smuzhiyun .invert_line_clock = 1,
311*4882a593Smuzhiyun .invert_frm_clock = 1,
312*4882a593Smuzhiyun .sync_edge = 0,
313*4882a593Smuzhiyun .sync_ctrl = 1,
314*4882a593Smuzhiyun .raster_order = 0,
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun
set_gpio(int gpio,int state)317*4882a593Smuzhiyun static int set_gpio(int gpio, int state)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun gpio_request(gpio, "temp");
320*4882a593Smuzhiyun gpio_direction_output(gpio, state);
321*4882a593Smuzhiyun gpio_set_value(gpio, state);
322*4882a593Smuzhiyun gpio_free(gpio);
323*4882a593Smuzhiyun return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
enable_backlight(void)326*4882a593Smuzhiyun static int enable_backlight(void)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun set_gpio(BOARD_LCD_POWER, 1);
329*4882a593Smuzhiyun set_gpio(BOARD_BACK_LIGHT, 1);
330*4882a593Smuzhiyun set_gpio(BOARD_TOUCH_POWER, 1);
331*4882a593Smuzhiyun return 0;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
enable_pwm(void)334*4882a593Smuzhiyun static int enable_pwm(void)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun struct pwmss_regs *pwmss = (struct pwmss_regs *)PWMSS0_BASE;
337*4882a593Smuzhiyun struct pwmss_ecap_regs *ecap;
338*4882a593Smuzhiyun int ticks = PWM_TICKS;
339*4882a593Smuzhiyun int duty = PWM_DUTY;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun ecap = (struct pwmss_ecap_regs *)AM33XX_ECAP0_BASE;
342*4882a593Smuzhiyun /* enable clock */
343*4882a593Smuzhiyun setbits_le32(&pwmss->clkconfig, ECAP_CLK_EN);
344*4882a593Smuzhiyun /* TimeStam Counter register */
345*4882a593Smuzhiyun writel(0xdb9, &ecap->tsctr);
346*4882a593Smuzhiyun /* config period */
347*4882a593Smuzhiyun writel(ticks - 1, &ecap->cap3);
348*4882a593Smuzhiyun writel(ticks - 1, &ecap->cap1);
349*4882a593Smuzhiyun setbits_le16(&ecap->ecctl2,
350*4882a593Smuzhiyun (ECTRL2_MDSL_ECAP | ECTRL2_SYNCOSEL_MASK | 0xd0));
351*4882a593Smuzhiyun /* config duty */
352*4882a593Smuzhiyun writel(duty, &ecap->cap2);
353*4882a593Smuzhiyun writel(duty, &ecap->cap4);
354*4882a593Smuzhiyun /* start */
355*4882a593Smuzhiyun setbits_le16(&ecap->ecctl2, ECTRL2_CTRSTP_FREERUN);
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static struct dpll_regs dpll_lcd_regs = {
360*4882a593Smuzhiyun .cm_clkmode_dpll = CM_WKUP + 0x98,
361*4882a593Smuzhiyun .cm_idlest_dpll = CM_WKUP + 0x48,
362*4882a593Smuzhiyun .cm_clksel_dpll = CM_WKUP + 0x54,
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* no console on this board */
board_cfb_skip(void)366*4882a593Smuzhiyun int board_cfb_skip(void)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun return 1;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun #define PLL_GET_M(v) ((v >> 8) & 0x7ff)
372*4882a593Smuzhiyun #define PLL_GET_N(v) (v & 0x7f)
373*4882a593Smuzhiyun
get_clk(struct dpll_regs * dpll_regs)374*4882a593Smuzhiyun static int get_clk(struct dpll_regs *dpll_regs)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun unsigned int val;
377*4882a593Smuzhiyun unsigned int m, n;
378*4882a593Smuzhiyun int f = 0;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun val = readl(dpll_regs->cm_clksel_dpll);
381*4882a593Smuzhiyun m = PLL_GET_M(val);
382*4882a593Smuzhiyun n = PLL_GET_N(val);
383*4882a593Smuzhiyun f = (m * V_OSCK) / n;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun return f;
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
clk_get(int clk)388*4882a593Smuzhiyun int clk_get(int clk)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun return get_clk(&dpll_lcd_regs);
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun
conf_disp_pll(int m,int n)393*4882a593Smuzhiyun static int conf_disp_pll(int m, int n)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun struct cm_perpll *cmper = (struct cm_perpll *)CM_PER;
396*4882a593Smuzhiyun struct cm_dpll *cmdpll = (struct cm_dpll *)CM_DPLL;
397*4882a593Smuzhiyun struct dpll_params dpll_lcd = {m, n, -1, -1, -1, -1, -1};
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun u32 *const clk_domains[] = {
400*4882a593Smuzhiyun &cmper->lcdclkctrl,
401*4882a593Smuzhiyun 0
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun u32 *const clk_modules_explicit_en[] = {
404*4882a593Smuzhiyun &cmper->lcdclkctrl,
405*4882a593Smuzhiyun &cmper->lcdcclkstctrl,
406*4882a593Smuzhiyun &cmper->epwmss0clkctrl,
407*4882a593Smuzhiyun 0
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun do_enable_clocks(clk_domains, clk_modules_explicit_en, 1);
410*4882a593Smuzhiyun writel(0x0, &cmdpll->clklcdcpixelclk);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun do_setup_dpll(&dpll_lcd_regs, &dpll_lcd);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun return 0;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
board_video_init(void)417*4882a593Smuzhiyun static int board_video_init(void)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun conf_disp_pll(24, 1);
420*4882a593Smuzhiyun if (factory_dat.pxm50)
421*4882a593Smuzhiyun da8xx_video_init(&lcd_panels[0], &lcd_cfg, lcd_cfg.bpp);
422*4882a593Smuzhiyun else
423*4882a593Smuzhiyun da8xx_video_init(&lcd_panels[1], &lcd_cfg, lcd_cfg.bpp);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun enable_pwm();
426*4882a593Smuzhiyun enable_backlight();
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun return 0;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun #endif
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)433*4882a593Smuzhiyun int board_late_init(void)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun int ret;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun omap_nand_switch_ecc(1, 8);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun #ifdef CONFIG_FACTORYSET
440*4882a593Smuzhiyun if (factory_dat.asn[0] != 0) {
441*4882a593Smuzhiyun char tmp[2 * MAX_STRING_LENGTH + 2];
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (strncmp((const char *)factory_dat.asn, "PXM50", 5) == 0)
444*4882a593Smuzhiyun factory_dat.pxm50 = 1;
445*4882a593Smuzhiyun else
446*4882a593Smuzhiyun factory_dat.pxm50 = 0;
447*4882a593Smuzhiyun sprintf(tmp, "%s_%s", factory_dat.asn,
448*4882a593Smuzhiyun factory_dat.comp_version);
449*4882a593Smuzhiyun ret = env_set("boardid", tmp);
450*4882a593Smuzhiyun if (ret)
451*4882a593Smuzhiyun printf("error setting board id\n");
452*4882a593Smuzhiyun } else {
453*4882a593Smuzhiyun factory_dat.pxm50 = 1;
454*4882a593Smuzhiyun ret = env_set("boardid", "PXM50_1.0");
455*4882a593Smuzhiyun if (ret)
456*4882a593Smuzhiyun printf("error setting board id\n");
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun debug("PXM50: %d\n", factory_dat.pxm50);
459*4882a593Smuzhiyun #endif
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun return 0;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun #endif
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun #include "../common/board.c"
466