1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * pinmux setup for siemens draco board
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2013 Siemens Schweiz AG
5*4882a593Smuzhiyun * (C) Heiko Schocher, DENX Software Engineering, hs@denx.de.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on:
8*4882a593Smuzhiyun * u-boot:/board/ti/am335x/mux.c
9*4882a593Smuzhiyun * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <common.h>
15*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
16*4882a593Smuzhiyun #include <asm/arch/hardware.h>
17*4882a593Smuzhiyun #include <asm/arch/mux.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <i2c.h>
20*4882a593Smuzhiyun #include "board.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static struct module_pin_mux uart0_pin_mux[] = {
23*4882a593Smuzhiyun {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART0_RXD */
24*4882a593Smuzhiyun {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)}, /* UART0_TXD */
25*4882a593Smuzhiyun {-1},
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static struct module_pin_mux uart3_pin_mux[] = {
29*4882a593Smuzhiyun {OFFSET(spi0_cs1), (MODE(1) | PULLUP_EN | RXACTIVE)}, /* UART3_RXD */
30*4882a593Smuzhiyun {OFFSET(ecap0_in_pwm0_out), (MODE(1) | PULLUDEN)}, /* UART3_TXD */
31*4882a593Smuzhiyun {-1},
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun static struct module_pin_mux i2c0_pin_mux[] = {
35*4882a593Smuzhiyun {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
36*4882a593Smuzhiyun PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
37*4882a593Smuzhiyun {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
38*4882a593Smuzhiyun PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
39*4882a593Smuzhiyun {-1},
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static struct module_pin_mux nand_pin_mux[] = {
43*4882a593Smuzhiyun {OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD0 */
44*4882a593Smuzhiyun {OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD1 */
45*4882a593Smuzhiyun {OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD2 */
46*4882a593Smuzhiyun {OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD3 */
47*4882a593Smuzhiyun {OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD4 */
48*4882a593Smuzhiyun {OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD5 */
49*4882a593Smuzhiyun {OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD6 */
50*4882a593Smuzhiyun {OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD7 */
51*4882a593Smuzhiyun {OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
52*4882a593Smuzhiyun {OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)}, /* NAND_WPN */
53*4882a593Smuzhiyun {OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)}, /* NAND_CS0 */
54*4882a593Smuzhiyun {OFFSET(gpmc_csn1), MODE(0) | PULLUDEN | PULLUP_EN}, /* NAND_CS1 */
55*4882a593Smuzhiyun {OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
56*4882a593Smuzhiyun {OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)}, /* NAND_OE */
57*4882a593Smuzhiyun {OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)}, /* NAND_WEN */
58*4882a593Smuzhiyun {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)}, /* NAND_BE_CLE */
59*4882a593Smuzhiyun {-1},
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static struct module_pin_mux gpios_pin_mux[] = {
63*4882a593Smuzhiyun /* DFU button GPIO0_27*/
64*4882a593Smuzhiyun {OFFSET(gpmc_ad11), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
65*4882a593Smuzhiyun {OFFSET(gpmc_csn3), MODE(7) }, /* LED0 GPIO2_0 */
66*4882a593Smuzhiyun {OFFSET(emu0), MODE(7)}, /* LED1 GPIO3_7 */
67*4882a593Smuzhiyun /* Triacs in HW Rev 2 */
68*4882a593Smuzhiyun {OFFSET(uart1_ctsn), MODE(7) | PULLUDDIS | RXACTIVE}, /* Y5 GPIO0_12*/
69*4882a593Smuzhiyun {OFFSET(mmc0_dat1), MODE(7) | PULLUDDIS | RXACTIVE}, /* Y3 GPIO2_28*/
70*4882a593Smuzhiyun {OFFSET(mmc0_dat2), MODE(7) | PULLUDDIS | RXACTIVE}, /* Y7 GPIO2_27*/
71*4882a593Smuzhiyun /* Triacs initial HW Rev */
72*4882a593Smuzhiyun {OFFSET(gpmc_be1n), MODE(7) | RXACTIVE | PULLUDDIS}, /* 1_28 Y1 */
73*4882a593Smuzhiyun {OFFSET(gpmc_csn2), MODE(7) | RXACTIVE | PULLUDDIS}, /* 1_31 Y2 */
74*4882a593Smuzhiyun {OFFSET(lcd_data15), MODE(7) | RXACTIVE | PULLUDDIS}, /* 0_11 Y3 */
75*4882a593Smuzhiyun {OFFSET(lcd_data14), MODE(7) | RXACTIVE | PULLUDDIS}, /* 0_10 Y4 */
76*4882a593Smuzhiyun {OFFSET(gpmc_clk), MODE(7) | RXACTIVE | PULLUDDIS}, /* 2_1 Y5 */
77*4882a593Smuzhiyun {OFFSET(emu1), MODE(7) | RXACTIVE | PULLUDDIS}, /* 3_8 Y6 */
78*4882a593Smuzhiyun {OFFSET(gpmc_ad15), MODE(7) | RXACTIVE | PULLUDDIS}, /* 1_15 Y7 */
79*4882a593Smuzhiyun /* Remaining pins that were not used in this file */
80*4882a593Smuzhiyun {OFFSET(gpmc_ad8), MODE(7) | RXACTIVE | PULLUDDIS},
81*4882a593Smuzhiyun {OFFSET(gpmc_ad9), MODE(7) | RXACTIVE | PULLUDDIS},
82*4882a593Smuzhiyun {OFFSET(gpmc_a0), MODE(7) | RXACTIVE | PULLUDDIS},
83*4882a593Smuzhiyun {OFFSET(gpmc_a1), MODE(7) | RXACTIVE | PULLUDDIS},
84*4882a593Smuzhiyun {OFFSET(gpmc_a2), MODE(7) | RXACTIVE | PULLUDDIS},
85*4882a593Smuzhiyun {OFFSET(gpmc_a3), MODE(7) | RXACTIVE | PULLUDDIS},
86*4882a593Smuzhiyun {OFFSET(gpmc_a4), MODE(7) | RXACTIVE | PULLUDDIS},
87*4882a593Smuzhiyun {OFFSET(gpmc_a5), MODE(7) | RXACTIVE | PULLUDDIS},
88*4882a593Smuzhiyun {OFFSET(gpmc_a6), MODE(7) | RXACTIVE | PULLUDDIS},
89*4882a593Smuzhiyun {OFFSET(gpmc_a7), MODE(7) | RXACTIVE | PULLUDDIS},
90*4882a593Smuzhiyun {OFFSET(gpmc_a8), MODE(7) | RXACTIVE | PULLUDDIS},
91*4882a593Smuzhiyun {OFFSET(gpmc_a9), MODE(7) | RXACTIVE | PULLUDDIS},
92*4882a593Smuzhiyun {OFFSET(gpmc_a10), MODE(7) | RXACTIVE | PULLUDDIS},
93*4882a593Smuzhiyun {OFFSET(gpmc_a11), MODE(7) | RXACTIVE | PULLUDDIS},
94*4882a593Smuzhiyun {OFFSET(lcd_data0), MODE(7) | RXACTIVE | PULLUDDIS},
95*4882a593Smuzhiyun {OFFSET(lcd_data2), MODE(7) | RXACTIVE | PULLUDDIS},
96*4882a593Smuzhiyun {OFFSET(lcd_data3), MODE(7) | RXACTIVE | PULLUDDIS},
97*4882a593Smuzhiyun {OFFSET(lcd_data4), MODE(7) | RXACTIVE | PULLUDDIS},
98*4882a593Smuzhiyun {OFFSET(lcd_data5), MODE(7) | RXACTIVE | PULLUDDIS},
99*4882a593Smuzhiyun {OFFSET(lcd_data6), MODE(7) | RXACTIVE | PULLUDDIS},
100*4882a593Smuzhiyun {OFFSET(lcd_data7), MODE(7) | RXACTIVE | PULLUDDIS},
101*4882a593Smuzhiyun {OFFSET(lcd_data8), MODE(7) | RXACTIVE | PULLUDDIS},
102*4882a593Smuzhiyun {OFFSET(lcd_data9), MODE(7) | RXACTIVE | PULLUDDIS},
103*4882a593Smuzhiyun {OFFSET(lcd_vsync), MODE(7) | RXACTIVE | PULLUDDIS},
104*4882a593Smuzhiyun {OFFSET(lcd_hsync), MODE(7) | RXACTIVE | PULLUDDIS},
105*4882a593Smuzhiyun {OFFSET(lcd_pclk), MODE(7) | RXACTIVE | PULLUDDIS},
106*4882a593Smuzhiyun {OFFSET(lcd_ac_bias_en), MODE(7) | RXACTIVE | PULLUDDIS},
107*4882a593Smuzhiyun {OFFSET(mmc0_dat3), MODE(7) | RXACTIVE | PULLUDDIS},
108*4882a593Smuzhiyun {OFFSET(mmc0_dat0), MODE(7) | RXACTIVE | PULLUDDIS},
109*4882a593Smuzhiyun {OFFSET(mmc0_clk), MODE(7) | RXACTIVE | PULLUDDIS},
110*4882a593Smuzhiyun {OFFSET(mmc0_cmd), MODE(7) | RXACTIVE | PULLUDDIS},
111*4882a593Smuzhiyun {OFFSET(spi0_sclk), MODE(7) | RXACTIVE | PULLUDDIS},
112*4882a593Smuzhiyun {OFFSET(spi0_d0), MODE(7) | RXACTIVE | PULLUDDIS},
113*4882a593Smuzhiyun {OFFSET(spi0_d1), MODE(7) | RXACTIVE | PULLUDDIS},
114*4882a593Smuzhiyun {OFFSET(spi0_cs0), MODE(7) | RXACTIVE | PULLUDDIS},
115*4882a593Smuzhiyun {OFFSET(uart0_ctsn), MODE(7) | RXACTIVE | PULLUDDIS},
116*4882a593Smuzhiyun {OFFSET(uart0_rtsn), MODE(7) | RXACTIVE | PULLUDDIS},
117*4882a593Smuzhiyun {OFFSET(uart1_rtsn), MODE(7) | RXACTIVE | PULLUDDIS},
118*4882a593Smuzhiyun {OFFSET(uart1_rxd), MODE(7) | RXACTIVE | PULLUDDIS},
119*4882a593Smuzhiyun {OFFSET(uart1_txd), MODE(7) | RXACTIVE | PULLUDDIS},
120*4882a593Smuzhiyun {OFFSET(mcasp0_aclkx), MODE(7) | RXACTIVE | PULLUDDIS},
121*4882a593Smuzhiyun {OFFSET(mcasp0_fsx), MODE(7) | RXACTIVE | PULLUDDIS},
122*4882a593Smuzhiyun {OFFSET(mcasp0_axr0), MODE(7) | RXACTIVE | PULLUDDIS},
123*4882a593Smuzhiyun {OFFSET(mcasp0_ahclkr), MODE(7) | RXACTIVE | PULLUDDIS},
124*4882a593Smuzhiyun {OFFSET(mcasp0_aclkr), MODE(7) | RXACTIVE | PULLUDDIS},
125*4882a593Smuzhiyun {OFFSET(mcasp0_fsr), MODE(7) | RXACTIVE | PULLUDDIS},
126*4882a593Smuzhiyun {OFFSET(mcasp0_axr1), MODE(7) | RXACTIVE | PULLUDDIS},
127*4882a593Smuzhiyun {OFFSET(mcasp0_ahclkx), MODE(7) | RXACTIVE | PULLUDDIS},
128*4882a593Smuzhiyun {OFFSET(xdma_event_intr0), MODE(7) | RXACTIVE | PULLUDDIS},
129*4882a593Smuzhiyun {OFFSET(xdma_event_intr1), MODE(7) | RXACTIVE | PULLUDDIS},
130*4882a593Smuzhiyun {OFFSET(nresetin_out), MODE(7) | RXACTIVE | PULLUDDIS},
131*4882a593Smuzhiyun {OFFSET(porz), MODE(7) | RXACTIVE | PULLUDDIS},
132*4882a593Smuzhiyun {OFFSET(nnmi), MODE(7) | RXACTIVE | PULLUDDIS},
133*4882a593Smuzhiyun {OFFSET(osc0_in), MODE(7) | RXACTIVE | PULLUDDIS},
134*4882a593Smuzhiyun {OFFSET(osc0_out), MODE(7) | RXACTIVE | PULLUDDIS},
135*4882a593Smuzhiyun {OFFSET(rsvd1), MODE(7) | RXACTIVE | PULLUDDIS},
136*4882a593Smuzhiyun {OFFSET(tms), MODE(7) | RXACTIVE | PULLUDDIS},
137*4882a593Smuzhiyun {OFFSET(tdi), MODE(7) | RXACTIVE | PULLUDDIS},
138*4882a593Smuzhiyun {OFFSET(tdo), MODE(7) | RXACTIVE | PULLUDDIS},
139*4882a593Smuzhiyun {OFFSET(tck), MODE(7) | RXACTIVE | PULLUDDIS},
140*4882a593Smuzhiyun {OFFSET(ntrst), MODE(7) | RXACTIVE | PULLUDDIS},
141*4882a593Smuzhiyun {OFFSET(osc1_in), MODE(7) | RXACTIVE | PULLUDDIS},
142*4882a593Smuzhiyun {OFFSET(osc1_out), MODE(7) | RXACTIVE | PULLUDDIS},
143*4882a593Smuzhiyun {OFFSET(pmic_power_en), MODE(7) | RXACTIVE | PULLUDDIS},
144*4882a593Smuzhiyun {OFFSET(rtc_porz), MODE(7) | RXACTIVE | PULLUDDIS},
145*4882a593Smuzhiyun {OFFSET(rsvd2), MODE(7) | RXACTIVE | PULLUDDIS},
146*4882a593Smuzhiyun {OFFSET(ext_wakeup), MODE(7) | RXACTIVE | PULLUDDIS},
147*4882a593Smuzhiyun {OFFSET(enz_kaldo_1p8v), MODE(7) | RXACTIVE | PULLUDDIS},
148*4882a593Smuzhiyun {OFFSET(usb0_dm), MODE(7) | RXACTIVE | PULLUDDIS},
149*4882a593Smuzhiyun {OFFSET(usb0_dp), MODE(7) | RXACTIVE | PULLUDDIS},
150*4882a593Smuzhiyun {OFFSET(usb0_ce), MODE(7) | RXACTIVE | PULLUDDIS},
151*4882a593Smuzhiyun {OFFSET(usb0_id), MODE(7) | RXACTIVE | PULLUDDIS},
152*4882a593Smuzhiyun {OFFSET(usb0_vbus), MODE(7) | RXACTIVE | PULLUDDIS},
153*4882a593Smuzhiyun {OFFSET(usb0_drvvbus), MODE(7) | RXACTIVE | PULLUDDIS},
154*4882a593Smuzhiyun {OFFSET(usb1_dm), MODE(7) | RXACTIVE | PULLUDDIS},
155*4882a593Smuzhiyun {OFFSET(usb1_dp), MODE(7) | RXACTIVE | PULLUDDIS},
156*4882a593Smuzhiyun {OFFSET(usb1_ce), MODE(7) | RXACTIVE | PULLUDDIS},
157*4882a593Smuzhiyun {OFFSET(usb1_id), MODE(7) | RXACTIVE | PULLUDDIS},
158*4882a593Smuzhiyun {OFFSET(usb1_vbus), MODE(7) | RXACTIVE | PULLUDDIS},
159*4882a593Smuzhiyun {OFFSET(usb1_drvvbus), MODE(7) | RXACTIVE | PULLUDDIS},
160*4882a593Smuzhiyun {OFFSET(ddr_resetn), MODE(7) | RXACTIVE | PULLUDDIS},
161*4882a593Smuzhiyun {OFFSET(ddr_csn0), MODE(7) | RXACTIVE | PULLUDDIS},
162*4882a593Smuzhiyun {OFFSET(ddr_cke), MODE(7) | RXACTIVE | PULLUDDIS},
163*4882a593Smuzhiyun {OFFSET(ddr_ck), MODE(7) | RXACTIVE | PULLUDDIS},
164*4882a593Smuzhiyun {OFFSET(ddr_nck), MODE(7) | RXACTIVE | PULLUDDIS},
165*4882a593Smuzhiyun {OFFSET(ddr_casn), MODE(7) | RXACTIVE | PULLUDDIS},
166*4882a593Smuzhiyun {OFFSET(ddr_rasn), MODE(7) | RXACTIVE | PULLUDDIS},
167*4882a593Smuzhiyun {OFFSET(ddr_wen), MODE(7) | RXACTIVE | PULLUDDIS},
168*4882a593Smuzhiyun {OFFSET(ddr_ba0), MODE(7) | RXACTIVE | PULLUDDIS},
169*4882a593Smuzhiyun {OFFSET(ddr_ba1), MODE(7) | RXACTIVE | PULLUDDIS},
170*4882a593Smuzhiyun {OFFSET(ddr_ba2), MODE(7) | RXACTIVE | PULLUDDIS},
171*4882a593Smuzhiyun {OFFSET(ddr_a0), MODE(7) | RXACTIVE | PULLUDDIS},
172*4882a593Smuzhiyun {OFFSET(ddr_a1), MODE(7) | RXACTIVE | PULLUDDIS},
173*4882a593Smuzhiyun {OFFSET(ddr_a2), MODE(7) | RXACTIVE | PULLUDDIS},
174*4882a593Smuzhiyun {OFFSET(ddr_a3), MODE(7) | RXACTIVE | PULLUDDIS},
175*4882a593Smuzhiyun {OFFSET(ddr_a4), MODE(7) | RXACTIVE | PULLUDDIS},
176*4882a593Smuzhiyun {OFFSET(ddr_a5), MODE(7) | RXACTIVE | PULLUDDIS},
177*4882a593Smuzhiyun {OFFSET(ddr_a6), MODE(7) | RXACTIVE | PULLUDDIS},
178*4882a593Smuzhiyun {OFFSET(ddr_a7), MODE(7) | RXACTIVE | PULLUDDIS},
179*4882a593Smuzhiyun {OFFSET(ddr_a8), MODE(7) | RXACTIVE | PULLUDDIS},
180*4882a593Smuzhiyun {OFFSET(ddr_a9), MODE(7) | RXACTIVE | PULLUDDIS},
181*4882a593Smuzhiyun {OFFSET(ddr_a10), MODE(7) | RXACTIVE | PULLUDDIS},
182*4882a593Smuzhiyun {OFFSET(ddr_a11), MODE(7) | RXACTIVE | PULLUDDIS},
183*4882a593Smuzhiyun {OFFSET(ddr_a12), MODE(7) | RXACTIVE | PULLUDDIS},
184*4882a593Smuzhiyun {OFFSET(ddr_a13), MODE(7) | RXACTIVE | PULLUDDIS},
185*4882a593Smuzhiyun {OFFSET(ddr_a14), MODE(7) | RXACTIVE | PULLUDDIS},
186*4882a593Smuzhiyun {OFFSET(ddr_a15), MODE(7) | RXACTIVE | PULLUDDIS},
187*4882a593Smuzhiyun {OFFSET(ddr_odt), MODE(7) | RXACTIVE | PULLUDDIS},
188*4882a593Smuzhiyun {OFFSET(ddr_d0), MODE(7) | RXACTIVE | PULLUDDIS},
189*4882a593Smuzhiyun {OFFSET(ddr_d1), MODE(7) | RXACTIVE | PULLUDDIS},
190*4882a593Smuzhiyun {OFFSET(ddr_d2), MODE(7) | RXACTIVE | PULLUDDIS},
191*4882a593Smuzhiyun {OFFSET(ddr_d3), MODE(7) | RXACTIVE | PULLUDDIS},
192*4882a593Smuzhiyun {OFFSET(ddr_d4), MODE(7) | RXACTIVE | PULLUDDIS},
193*4882a593Smuzhiyun {OFFSET(ddr_d5), MODE(7) | RXACTIVE | PULLUDDIS},
194*4882a593Smuzhiyun {OFFSET(ddr_d6), MODE(7) | RXACTIVE | PULLUDDIS},
195*4882a593Smuzhiyun {OFFSET(ddr_d7), MODE(7) | RXACTIVE | PULLUDDIS},
196*4882a593Smuzhiyun {OFFSET(ddr_d8), MODE(7) | RXACTIVE | PULLUDDIS},
197*4882a593Smuzhiyun {OFFSET(ddr_d9), MODE(7) | RXACTIVE | PULLUDDIS},
198*4882a593Smuzhiyun {OFFSET(ddr_d10), MODE(7) | RXACTIVE | PULLUDDIS},
199*4882a593Smuzhiyun {OFFSET(ddr_d11), MODE(7) | RXACTIVE | PULLUDDIS},
200*4882a593Smuzhiyun {OFFSET(ddr_d12), MODE(7) | RXACTIVE | PULLUDDIS},
201*4882a593Smuzhiyun {OFFSET(ddr_d13), MODE(7) | RXACTIVE | PULLUDDIS},
202*4882a593Smuzhiyun {OFFSET(ddr_d14), MODE(7) | RXACTIVE | PULLUDDIS},
203*4882a593Smuzhiyun {OFFSET(ddr_d15), MODE(7) | RXACTIVE | PULLUDDIS},
204*4882a593Smuzhiyun {OFFSET(ddr_dqm0), MODE(7) | RXACTIVE | PULLUDDIS},
205*4882a593Smuzhiyun {OFFSET(ddr_dqm1), MODE(7) | RXACTIVE | PULLUDDIS},
206*4882a593Smuzhiyun {OFFSET(ddr_dqs0), MODE(7) | RXACTIVE | PULLUDDIS},
207*4882a593Smuzhiyun {OFFSET(ddr_dqsn0), MODE(7) | RXACTIVE | PULLUDDIS},
208*4882a593Smuzhiyun {OFFSET(ddr_dqs1), MODE(7) | RXACTIVE | PULLUDDIS},
209*4882a593Smuzhiyun {OFFSET(ddr_dqsn1), MODE(7) | RXACTIVE | PULLUDDIS},
210*4882a593Smuzhiyun {OFFSET(ddr_vref), MODE(7) | RXACTIVE | PULLUDDIS},
211*4882a593Smuzhiyun {OFFSET(ddr_vtp), MODE(7) | RXACTIVE | PULLUDDIS},
212*4882a593Smuzhiyun {OFFSET(ddr_strben0), MODE(7) | RXACTIVE | PULLUDDIS},
213*4882a593Smuzhiyun {OFFSET(ddr_strben1), MODE(7) | RXACTIVE | PULLUDDIS},
214*4882a593Smuzhiyun {OFFSET(ain7), MODE(7) | RXACTIVE | PULLUDDIS},
215*4882a593Smuzhiyun {OFFSET(ain6), MODE(7) | RXACTIVE | PULLUDDIS},
216*4882a593Smuzhiyun {OFFSET(ain5), MODE(7) | RXACTIVE | PULLUDDIS},
217*4882a593Smuzhiyun {OFFSET(ain4), MODE(7) | RXACTIVE | PULLUDDIS},
218*4882a593Smuzhiyun {OFFSET(ain3), MODE(7) | RXACTIVE | PULLUDDIS},
219*4882a593Smuzhiyun {OFFSET(ain2), MODE(7) | RXACTIVE | PULLUDDIS},
220*4882a593Smuzhiyun {OFFSET(ain1), MODE(7) | RXACTIVE | PULLUDDIS},
221*4882a593Smuzhiyun {OFFSET(ain0), MODE(7) | RXACTIVE | PULLUDDIS},
222*4882a593Smuzhiyun {OFFSET(vrefp), MODE(7) | RXACTIVE | PULLUDDIS},
223*4882a593Smuzhiyun {OFFSET(vrefn), MODE(7) | RXACTIVE | PULLUDDIS},
224*4882a593Smuzhiyun /* nRST for SMSC LAN9303 switch - GPIO2_24 */
225*4882a593Smuzhiyun {OFFSET(lcd_pclk), MODE(7) | PULLUDEN | PULLUP_EN }, /* LAN9303 nRST */
226*4882a593Smuzhiyun {-1},
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static struct module_pin_mux ethernet_pin_mux[] = {
230*4882a593Smuzhiyun {OFFSET(mii1_col), (MODE(3) | RXACTIVE)},
231*4882a593Smuzhiyun {OFFSET(mii1_crs), (MODE(1) | RXACTIVE)},
232*4882a593Smuzhiyun {OFFSET(mii1_rxerr), (MODE(1) | RXACTIVE)},
233*4882a593Smuzhiyun {OFFSET(mii1_txen), (MODE(1))},
234*4882a593Smuzhiyun {OFFSET(mii1_rxdv), (MODE(3) | RXACTIVE)},
235*4882a593Smuzhiyun {OFFSET(mii1_txd3), (MODE(7) | RXACTIVE)},
236*4882a593Smuzhiyun {OFFSET(mii1_txd2), (MODE(7) | RXACTIVE)},
237*4882a593Smuzhiyun {OFFSET(mii1_txd1), (MODE(1))},
238*4882a593Smuzhiyun {OFFSET(mii1_txd0), (MODE(1))},
239*4882a593Smuzhiyun {OFFSET(mii1_txclk), (MODE(1) | RXACTIVE)},
240*4882a593Smuzhiyun {OFFSET(mii1_rxclk), (MODE(1) | RXACTIVE)},
241*4882a593Smuzhiyun {OFFSET(mii1_rxd3), (MODE(1) | RXACTIVE)},
242*4882a593Smuzhiyun {OFFSET(mii1_rxd2), (MODE(1))},
243*4882a593Smuzhiyun {OFFSET(mii1_rxd1), (MODE(1) | RXACTIVE)},
244*4882a593Smuzhiyun {OFFSET(mii1_rxd0), (MODE(1) | RXACTIVE)},
245*4882a593Smuzhiyun {OFFSET(rmii1_refclk), (MODE(0) | RXACTIVE)},
246*4882a593Smuzhiyun {OFFSET(mdio_data), (MODE(0) | RXACTIVE | PULLUP_EN)},
247*4882a593Smuzhiyun {OFFSET(mdio_clk), (MODE(0) | PULLUP_EN)},
248*4882a593Smuzhiyun {-1},
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
enable_uart0_pin_mux(void)251*4882a593Smuzhiyun void enable_uart0_pin_mux(void)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun configure_module_pin_mux(uart0_pin_mux);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
enable_uart3_pin_mux(void)256*4882a593Smuzhiyun void enable_uart3_pin_mux(void)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun configure_module_pin_mux(uart3_pin_mux);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
enable_i2c0_pin_mux(void)261*4882a593Smuzhiyun void enable_i2c0_pin_mux(void)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun configure_module_pin_mux(i2c0_pin_mux);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
enable_board_pin_mux(void)266*4882a593Smuzhiyun void enable_board_pin_mux(void)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun enable_uart3_pin_mux();
269*4882a593Smuzhiyun configure_module_pin_mux(nand_pin_mux);
270*4882a593Smuzhiyun configure_module_pin_mux(ethernet_pin_mux);
271*4882a593Smuzhiyun configure_module_pin_mux(gpios_pin_mux);
272*4882a593Smuzhiyun }
273