xref: /OK3568_Linux_fs/u-boot/board/seco/mx6quq7/mx6quq7.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2013 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  * Copyright (C) 2015 ECA Sinters
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Fabio Estevam <fabio.estevam@freescale.com>
6*4882a593Smuzhiyun  * Modified by: Boris Brezillon <boris.brezillon@free-electrons.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <asm/arch/clock.h>
12*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
13*4882a593Smuzhiyun #include <asm/arch/iomux.h>
14*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <asm/gpio.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
18*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
19*4882a593Smuzhiyun #include <malloc.h>
20*4882a593Smuzhiyun #include <mmc.h>
21*4882a593Smuzhiyun #include <fsl_esdhc.h>
22*4882a593Smuzhiyun #include <miiphy.h>
23*4882a593Smuzhiyun #include <netdev.h>
24*4882a593Smuzhiyun #include <asm/arch/mxc_hdmi.h>
25*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
26*4882a593Smuzhiyun #include <linux/fb.h>
27*4882a593Smuzhiyun #include <ipu_pixfmt.h>
28*4882a593Smuzhiyun #include <asm/io.h>
29*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
30*4882a593Smuzhiyun #include <micrel.h>
31*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
32*4882a593Smuzhiyun #include <i2c.h>
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include "../common/mx6.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
37*4882a593Smuzhiyun 
dram_init(void)38*4882a593Smuzhiyun int dram_init(void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	return 0;
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
board_early_init_f(void)45*4882a593Smuzhiyun int board_early_init_f(void)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	seco_mx6_setup_uart_iomux();
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	return 0;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
board_phy_config(struct phy_device * phydev)52*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	seco_mx6_rgmii_rework(phydev);
55*4882a593Smuzhiyun 	if (phydev->drv->config)
56*4882a593Smuzhiyun 		phydev->drv->config(phydev);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	return 0;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)61*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	uint32_t base = IMX_FEC_BASE;
64*4882a593Smuzhiyun 	struct mii_dev *bus = NULL;
65*4882a593Smuzhiyun 	struct phy_device *phydev = NULL;
66*4882a593Smuzhiyun 	int ret = 0;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	seco_mx6_setup_enet_iomux();
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #ifdef CONFIG_FEC_MXC
71*4882a593Smuzhiyun 	bus = fec_get_miibus(base, -1);
72*4882a593Smuzhiyun 	if (!bus)
73*4882a593Smuzhiyun 		return -ENOMEM;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	/* scan phy 4,5,6,7 */
76*4882a593Smuzhiyun 	phydev = phy_find_by_mask(bus, (0xf << 4), PHY_INTERFACE_MODE_RGMII);
77*4882a593Smuzhiyun 	if (!phydev) {
78*4882a593Smuzhiyun 		free(bus);
79*4882a593Smuzhiyun 		return -ENOMEM;
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	printf("using phy at %d\n", phydev->addr);
83*4882a593Smuzhiyun 	ret  = fec_probe(bis, -1, base, bus, phydev);
84*4882a593Smuzhiyun 	if (ret) {
85*4882a593Smuzhiyun 		free(phydev);
86*4882a593Smuzhiyun 		free(bus);
87*4882a593Smuzhiyun 		printf("FEC MXC: %s:failed\n", __func__);
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun #endif
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	return ret;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define USDHC4_CD_GPIO		IMX_GPIO_NR(2, 6)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg[2] = {
97*4882a593Smuzhiyun 	{USDHC3_BASE_ADDR, 0, 4},
98*4882a593Smuzhiyun 	{USDHC4_BASE_ADDR, 0, 4},
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)101*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
104*4882a593Smuzhiyun 	int ret = 0;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	switch (cfg->esdhc_base) {
107*4882a593Smuzhiyun 	case USDHC3_BASE_ADDR:
108*4882a593Smuzhiyun 		ret = 1; /* Assume eMMC is always present */
109*4882a593Smuzhiyun 		break;
110*4882a593Smuzhiyun 	case USDHC4_BASE_ADDR:
111*4882a593Smuzhiyun 		ret = !gpio_get_value(USDHC4_CD_GPIO);
112*4882a593Smuzhiyun 		break;
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return ret;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)118*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	u32 index = 0;
121*4882a593Smuzhiyun 	int ret;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/*
124*4882a593Smuzhiyun 	 * Following map is done:
125*4882a593Smuzhiyun 	 * (U-Boot device node)    (Physical Port)
126*4882a593Smuzhiyun 	 * mmc0                    eMMC on Board
127*4882a593Smuzhiyun 	 * mmc1                    Ext SD
128*4882a593Smuzhiyun 	 */
129*4882a593Smuzhiyun 	for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
130*4882a593Smuzhiyun 		switch (index) {
131*4882a593Smuzhiyun 		case 0:
132*4882a593Smuzhiyun 			seco_mx6_setup_usdhc_iomux(3);
133*4882a593Smuzhiyun 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
134*4882a593Smuzhiyun 			break;
135*4882a593Smuzhiyun 		case 1:
136*4882a593Smuzhiyun 			seco_mx6_setup_usdhc_iomux(4);
137*4882a593Smuzhiyun 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
138*4882a593Smuzhiyun 			break;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		default:
141*4882a593Smuzhiyun 			printf("Warning: %d exceed maximum number of SD ports %d\n",
142*4882a593Smuzhiyun 			       index + 1, CONFIG_SYS_FSL_USDHC_NUM);
143*4882a593Smuzhiyun 			return -EINVAL;
144*4882a593Smuzhiyun 		}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 		ret = fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
147*4882a593Smuzhiyun 		if (ret)
148*4882a593Smuzhiyun 			return ret;
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
board_init(void)154*4882a593Smuzhiyun int board_init(void)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	/* address of boot parameters */
157*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	imx_iomux_v3_setup_pad(MX6_PAD_NANDF_D4__GPIO2_IO04 |
160*4882a593Smuzhiyun 			       MUX_PAD_CTRL(NO_PAD_CTRL));
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(2, 4), 0);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* Set Low */
165*4882a593Smuzhiyun 	gpio_set_value(IMX_GPIO_NR(2, 4), 0);
166*4882a593Smuzhiyun 	udelay(1000);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Set High */
169*4882a593Smuzhiyun 	gpio_set_value(IMX_GPIO_NR(2, 4), 1);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
checkboard(void)174*4882a593Smuzhiyun int checkboard(void)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	puts("Board: SECO uQ7\n");
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return 0;
179*4882a593Smuzhiyun }
180