xref: /OK3568_Linux_fs/u-boot/board/sbc8548/sbc8548.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2007,2009 Wind River Systems, Inc. <www.windriver.com>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright 2007 Embedded Specialties, Inc.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright 2004, 2007 Freescale Semiconductor.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <pci.h>
15*4882a593Smuzhiyun #include <asm/processor.h>
16*4882a593Smuzhiyun #include <asm/immap_85xx.h>
17*4882a593Smuzhiyun #include <asm/fsl_pci.h>
18*4882a593Smuzhiyun #include <fsl_ddr_sdram.h>
19*4882a593Smuzhiyun #include <asm/fsl_serdes.h>
20*4882a593Smuzhiyun #include <spd_sdram.h>
21*4882a593Smuzhiyun #include <netdev.h>
22*4882a593Smuzhiyun #include <tsec.h>
23*4882a593Smuzhiyun #include <miiphy.h>
24*4882a593Smuzhiyun #include <linux/libfdt.h>
25*4882a593Smuzhiyun #include <fdt_support.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun void local_bus_init(void);
30*4882a593Smuzhiyun 
board_early_init_f(void)31*4882a593Smuzhiyun int board_early_init_f (void)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	return 0;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun 
checkboard(void)36*4882a593Smuzhiyun int checkboard (void)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
39*4882a593Smuzhiyun 	volatile u_char *rev= (void *)CONFIG_SYS_BD_REV;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	printf ("Board: Wind River SBC8548 Rev. 0x%01x\n",
42*4882a593Smuzhiyun 			in_8(rev) >> 4);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	/*
45*4882a593Smuzhiyun 	 * Initialize local bus.
46*4882a593Smuzhiyun 	 */
47*4882a593Smuzhiyun 	local_bus_init ();
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	out_be32(&ecm->eedr, 0xffffffff);	/* clear ecm errors */
50*4882a593Smuzhiyun 	out_be32(&ecm->eeer, 0xffffffff);	/* enable ecm errors */
51*4882a593Smuzhiyun 	return 0;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun  * Initialize Local Bus
56*4882a593Smuzhiyun  */
57*4882a593Smuzhiyun void
local_bus_init(void)58*4882a593Smuzhiyun local_bus_init(void)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
61*4882a593Smuzhiyun 	volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	uint clkdiv, lbc_mhz, lcrr = CONFIG_SYS_LBC_LCRR;
64*4882a593Smuzhiyun 	sys_info_t sysinfo;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	get_sys_info(&sysinfo);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	lbc_mhz = sysinfo.freq_localbus / 1000000;
69*4882a593Smuzhiyun 	clkdiv = sysinfo.freq_systembus / sysinfo.freq_localbus;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	debug("LCRR=0x%x, CD=%d, MHz=%d\n", lcrr, clkdiv, lbc_mhz);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	out_be32(&gur->lbiuiplldcr1, 0x00078080);
74*4882a593Smuzhiyun 	if (clkdiv == 16) {
75*4882a593Smuzhiyun 		out_be32(&gur->lbiuiplldcr0, 0x7c0f1bf0);
76*4882a593Smuzhiyun 	} else if (clkdiv == 8) {
77*4882a593Smuzhiyun 		out_be32(&gur->lbiuiplldcr0, 0x6c0f1bf0);
78*4882a593Smuzhiyun 	} else if (clkdiv == 4) {
79*4882a593Smuzhiyun 		out_be32(&gur->lbiuiplldcr0, 0x5c0f1bf0);
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/*
83*4882a593Smuzhiyun 	 * Local Bus Clock > 83.3 MHz. According to timing
84*4882a593Smuzhiyun 	 * specifications set LCRR[EADC] to 2 delay cycles.
85*4882a593Smuzhiyun 	 */
86*4882a593Smuzhiyun 	if (lbc_mhz > 83) {
87*4882a593Smuzhiyun 		lcrr &= ~LCRR_EADC;
88*4882a593Smuzhiyun 		lcrr |= LCRR_EADC_2;
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/*
92*4882a593Smuzhiyun 	 * According to MPC8548ERMAD Rev. 1.3, 13.3.1.16, 13-30
93*4882a593Smuzhiyun 	 * disable PLL bypass for Local Bus Clock > 83 MHz.
94*4882a593Smuzhiyun 	 */
95*4882a593Smuzhiyun 	if (lbc_mhz >= 66)
96*4882a593Smuzhiyun 		lcrr &= (~LCRR_DBYP);	/* DLL Enabled */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	else
99*4882a593Smuzhiyun 		lcrr |= LCRR_DBYP;	/* DLL Bypass */
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	out_be32(&lbc->lcrr, lcrr);
102*4882a593Smuzhiyun 	asm("sync;isync;msync");
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	 /*
105*4882a593Smuzhiyun 	 * According to MPC8548ERMAD Rev.1.3 read back LCRR
106*4882a593Smuzhiyun 	 * and terminate with isync
107*4882a593Smuzhiyun 	 */
108*4882a593Smuzhiyun 	lcrr = in_be32(&lbc->lcrr);
109*4882a593Smuzhiyun 	asm ("isync;");
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/* let DLL stabilize */
112*4882a593Smuzhiyun 	udelay(500);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	out_be32(&lbc->ltesr, 0xffffffff);	/* Clear LBC error IRQs */
115*4882a593Smuzhiyun 	out_be32(&lbc->lteir, 0xffffffff);	/* Enable LBC error IRQs */
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun  * Initialize SDRAM memory on the Local Bus.
120*4882a593Smuzhiyun  */
lbc_sdram_init(void)121*4882a593Smuzhiyun void lbc_sdram_init(void)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun #if defined(CONFIG_SYS_LBC_SDRAM_SIZE)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	uint idx;
126*4882a593Smuzhiyun 	const unsigned long size = CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024;
127*4882a593Smuzhiyun 	volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
128*4882a593Smuzhiyun 	uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
129*4882a593Smuzhiyun 	uint *sdram_addr2 = (uint *)(CONFIG_SYS_LBC_SDRAM_BASE + size/2);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	puts("    SDRAM: ");
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	print_size(size, "\n");
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/*
136*4882a593Smuzhiyun 	 * Setup SDRAM Base and Option Registers
137*4882a593Smuzhiyun 	 */
138*4882a593Smuzhiyun 	set_lbc_or(3, CONFIG_SYS_OR3_PRELIM);
139*4882a593Smuzhiyun 	set_lbc_br(3, CONFIG_SYS_BR3_PRELIM);
140*4882a593Smuzhiyun 	set_lbc_or(4, CONFIG_SYS_OR4_PRELIM);
141*4882a593Smuzhiyun 	set_lbc_br(4, CONFIG_SYS_BR4_PRELIM);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	out_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
144*4882a593Smuzhiyun 	asm("msync");
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	out_be32(&lbc->lsrt,  CONFIG_SYS_LBC_LSRT);
147*4882a593Smuzhiyun 	out_be32(&lbc->mrtpr, CONFIG_SYS_LBC_MRTPR);
148*4882a593Smuzhiyun 	asm("msync");
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/*
151*4882a593Smuzhiyun 	 * Issue PRECHARGE ALL command.
152*4882a593Smuzhiyun 	 */
153*4882a593Smuzhiyun 	out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_PCHALL);
154*4882a593Smuzhiyun 	asm("sync;msync");
155*4882a593Smuzhiyun 	*sdram_addr = 0xff;
156*4882a593Smuzhiyun 	ppcDcbf((unsigned long) sdram_addr);
157*4882a593Smuzhiyun 	*sdram_addr2 = 0xff;
158*4882a593Smuzhiyun 	ppcDcbf((unsigned long) sdram_addr2);
159*4882a593Smuzhiyun 	udelay(100);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/*
162*4882a593Smuzhiyun 	 * Issue 8 AUTO REFRESH commands.
163*4882a593Smuzhiyun 	 */
164*4882a593Smuzhiyun 	for (idx = 0; idx < 8; idx++) {
165*4882a593Smuzhiyun 		out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_ARFRSH);
166*4882a593Smuzhiyun 		asm("sync;msync");
167*4882a593Smuzhiyun 		*sdram_addr = 0xff;
168*4882a593Smuzhiyun 		ppcDcbf((unsigned long) sdram_addr);
169*4882a593Smuzhiyun 		*sdram_addr2 = 0xff;
170*4882a593Smuzhiyun 		ppcDcbf((unsigned long) sdram_addr2);
171*4882a593Smuzhiyun 		udelay(100);
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/*
175*4882a593Smuzhiyun 	 * Issue 8 MODE-set command.
176*4882a593Smuzhiyun 	 */
177*4882a593Smuzhiyun 	out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_MRW);
178*4882a593Smuzhiyun 	asm("sync;msync");
179*4882a593Smuzhiyun 	*sdram_addr = 0xff;
180*4882a593Smuzhiyun 	ppcDcbf((unsigned long) sdram_addr);
181*4882a593Smuzhiyun 	*sdram_addr2 = 0xff;
182*4882a593Smuzhiyun 	ppcDcbf((unsigned long) sdram_addr2);
183*4882a593Smuzhiyun 	udelay(100);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/*
186*4882a593Smuzhiyun 	 * Issue RFEN command.
187*4882a593Smuzhiyun 	 */
188*4882a593Smuzhiyun 	out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_RFEN);
189*4882a593Smuzhiyun 	asm("sync;msync");
190*4882a593Smuzhiyun 	*sdram_addr = 0xff;
191*4882a593Smuzhiyun 	ppcDcbf((unsigned long) sdram_addr);
192*4882a593Smuzhiyun 	*sdram_addr2 = 0xff;
193*4882a593Smuzhiyun 	ppcDcbf((unsigned long) sdram_addr2);
194*4882a593Smuzhiyun 	udelay(200);    /* Overkill. Must wait > 200 bus cycles */
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #endif	/* enable SDRAM init */
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #if defined(CONFIG_SYS_DRAM_TEST)
200*4882a593Smuzhiyun int
testdram(void)201*4882a593Smuzhiyun testdram(void)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
204*4882a593Smuzhiyun 	uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
205*4882a593Smuzhiyun 	uint *p;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	printf("Testing DRAM from 0x%08x to 0x%08x\n",
208*4882a593Smuzhiyun 	       CONFIG_SYS_MEMTEST_START,
209*4882a593Smuzhiyun 	       CONFIG_SYS_MEMTEST_END);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	printf("DRAM test phase 1:\n");
212*4882a593Smuzhiyun 	for (p = pstart; p < pend; p++)
213*4882a593Smuzhiyun 		*p = 0xaaaaaaaa;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	for (p = pstart; p < pend; p++) {
216*4882a593Smuzhiyun 		if (*p != 0xaaaaaaaa) {
217*4882a593Smuzhiyun 			printf ("DRAM test fails at: %08x\n", (uint) p);
218*4882a593Smuzhiyun 			return 1;
219*4882a593Smuzhiyun 		}
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	printf("DRAM test phase 2:\n");
223*4882a593Smuzhiyun 	for (p = pstart; p < pend; p++)
224*4882a593Smuzhiyun 		*p = 0x55555555;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	for (p = pstart; p < pend; p++) {
227*4882a593Smuzhiyun 		if (*p != 0x55555555) {
228*4882a593Smuzhiyun 			printf ("DRAM test fails at: %08x\n", (uint) p);
229*4882a593Smuzhiyun 			return 1;
230*4882a593Smuzhiyun 		}
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	printf("DRAM test passed.\n");
234*4882a593Smuzhiyun 	return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun #endif
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #ifdef CONFIG_PCI1
239*4882a593Smuzhiyun static struct pci_controller pci1_hose;
240*4882a593Smuzhiyun #endif	/* CONFIG_PCI1 */
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #ifdef CONFIG_PCI
243*4882a593Smuzhiyun void
pci_init_board(void)244*4882a593Smuzhiyun pci_init_board(void)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
247*4882a593Smuzhiyun 	int first_free_busno = 0;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #ifdef CONFIG_PCI1
250*4882a593Smuzhiyun 	struct fsl_pci_info pci_info;
251*4882a593Smuzhiyun 	u32 devdisr = in_be32(&gur->devdisr);
252*4882a593Smuzhiyun 	u32 pordevsr = in_be32(&gur->pordevsr);
253*4882a593Smuzhiyun 	u32 porpllsr = in_be32(&gur->porpllsr);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
256*4882a593Smuzhiyun 		uint pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32;
257*4882a593Smuzhiyun 		uint pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
258*4882a593Smuzhiyun 		uint pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
259*4882a593Smuzhiyun 		uint pci_speed = CONFIG_SYS_CLK_FREQ;	/* get_clock_freq() */
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		printf("PCI: Host, %d bit, %s MHz, %s, %s\n",
262*4882a593Smuzhiyun 			(pci_32) ? 32 : 64,
263*4882a593Smuzhiyun 			(pci_speed == 33000000) ? "33" :
264*4882a593Smuzhiyun 			(pci_speed == 66000000) ? "66" : "unknown",
265*4882a593Smuzhiyun 			pci_clk_sel ? "sync" : "async",
266*4882a593Smuzhiyun 			pci_arb ? "arbiter" : "external-arbiter");
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 		SET_STD_PCI_INFO(pci_info, 1);
269*4882a593Smuzhiyun 		set_next_law(pci_info.mem_phys,
270*4882a593Smuzhiyun 			law_size_bits(pci_info.mem_size), pci_info.law);
271*4882a593Smuzhiyun 		set_next_law(pci_info.io_phys,
272*4882a593Smuzhiyun 			law_size_bits(pci_info.io_size), pci_info.law);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 		first_free_busno = fsl_pci_init_port(&pci_info,
275*4882a593Smuzhiyun 					&pci1_hose, first_free_busno);
276*4882a593Smuzhiyun 	} else {
277*4882a593Smuzhiyun 		printf("PCI: disabled\n");
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	puts("\n");
281*4882a593Smuzhiyun #else
282*4882a593Smuzhiyun 	setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
283*4882a593Smuzhiyun #endif
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable PCI2 */
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	fsl_pcie_init_board(first_free_busno);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun #endif
290*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)291*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	tsec_standard_init(bis);
294*4882a593Smuzhiyun 	pci_eth_init(bis);
295*4882a593Smuzhiyun 	return 0;	/* otherwise cpu_eth_init gets run */
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
last_stage_init(void)298*4882a593Smuzhiyun int last_stage_init(void)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun #if defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)304*4882a593Smuzhiyun int ft_board_setup(void *blob, bd_t *bd)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	ft_cpu_setup(blob, bd);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #ifdef CONFIG_FSL_PCI_INIT
309*4882a593Smuzhiyun 	FT_FSL_PCI_SETUP;
310*4882a593Smuzhiyun #endif
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun #endif
315