xref: /OK3568_Linux_fs/u-boot/board/sandisk/sansa_fuze_plus/sfp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * SanDisk Sansa Fuze Plus board
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2013 Marek Vasut <marex@denx.de>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Hardware investigation done by:
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Amaury Pouly <amaury.pouly@gmail.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <errno.h>
15*4882a593Smuzhiyun #include <asm/gpio.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <asm/arch/iomux-mx23.h>
18*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
19*4882a593Smuzhiyun #include <asm/arch/clock.h>
20*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * Functions
26*4882a593Smuzhiyun  */
board_early_init_f(void)27*4882a593Smuzhiyun int board_early_init_f(void)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	/* IO0 clock at 480MHz */
30*4882a593Smuzhiyun 	mxs_set_ioclk(MXC_IOCLK0, 480000);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	/* SSP0 clock at 96MHz */
33*4882a593Smuzhiyun 	mxs_set_sspclk(MXC_SSPCLK0, 96000, 0);
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	return 0;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
dram_init(void)38*4882a593Smuzhiyun int dram_init(void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	return mxs_dram_init();
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #ifdef	CONFIG_CMD_MMC
xfi3_mmc_cd(int id)44*4882a593Smuzhiyun static int xfi3_mmc_cd(int id)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	switch (id) {
47*4882a593Smuzhiyun 	case 0:
48*4882a593Smuzhiyun 		/* The SSP_DETECT is inverted on this board. */
49*4882a593Smuzhiyun 		return gpio_get_value(MX23_PAD_SSP1_DETECT__GPIO_2_1);
50*4882a593Smuzhiyun 	case 1:
51*4882a593Smuzhiyun 		/* Internal eMMC always present */
52*4882a593Smuzhiyun 		return 1;
53*4882a593Smuzhiyun 	default:
54*4882a593Smuzhiyun 		return 0;
55*4882a593Smuzhiyun 	}
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)58*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	int ret;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	/* MicroSD slot */
63*4882a593Smuzhiyun 	gpio_direction_input(MX23_PAD_SSP1_DETECT__GPIO_2_1);
64*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_GPMI_D08__GPIO_0_8, 0);
65*4882a593Smuzhiyun 	ret = mxsmmc_initialize(bis, 0, NULL, xfi3_mmc_cd);
66*4882a593Smuzhiyun 	if (ret)
67*4882a593Smuzhiyun 		return ret;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	/* Internal eMMC */
70*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_PWM3__GPIO_1_29, 0);
71*4882a593Smuzhiyun 	ret = mxsmmc_initialize(bis, 1, NULL, xfi3_mmc_cd);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	return ret;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #ifdef CONFIG_VIDEO_MXS
78*4882a593Smuzhiyun #define	MUX_CONFIG_LCD	(MXS_PAD_3V3 | MXS_PAD_4MA | MXS_PAD_NOPULL)
79*4882a593Smuzhiyun const iomux_cfg_t iomux_lcd_gpio[] = {
80*4882a593Smuzhiyun 	MX23_PAD_LCD_D00__GPIO_1_0 | MUX_CONFIG_LCD,
81*4882a593Smuzhiyun 	MX23_PAD_LCD_D01__GPIO_1_1 | MUX_CONFIG_LCD,
82*4882a593Smuzhiyun 	MX23_PAD_LCD_D02__GPIO_1_2 | MUX_CONFIG_LCD,
83*4882a593Smuzhiyun 	MX23_PAD_LCD_D03__GPIO_1_3 | MUX_CONFIG_LCD,
84*4882a593Smuzhiyun 	MX23_PAD_LCD_D04__GPIO_1_4 | MUX_CONFIG_LCD,
85*4882a593Smuzhiyun 	MX23_PAD_LCD_D05__GPIO_1_5 | MUX_CONFIG_LCD,
86*4882a593Smuzhiyun 	MX23_PAD_LCD_D06__GPIO_1_6 | MUX_CONFIG_LCD,
87*4882a593Smuzhiyun 	MX23_PAD_LCD_D07__GPIO_1_7 | MUX_CONFIG_LCD,
88*4882a593Smuzhiyun 	MX23_PAD_LCD_D08__GPIO_1_8 | MUX_CONFIG_LCD,
89*4882a593Smuzhiyun 	MX23_PAD_LCD_D09__GPIO_1_9 | MUX_CONFIG_LCD,
90*4882a593Smuzhiyun 	MX23_PAD_LCD_D10__GPIO_1_10 | MUX_CONFIG_LCD,
91*4882a593Smuzhiyun 	MX23_PAD_LCD_D11__GPIO_1_11 | MUX_CONFIG_LCD,
92*4882a593Smuzhiyun 	MX23_PAD_LCD_D12__GPIO_1_12 | MUX_CONFIG_LCD,
93*4882a593Smuzhiyun 	MX23_PAD_LCD_D13__GPIO_1_13 | MUX_CONFIG_LCD,
94*4882a593Smuzhiyun 	MX23_PAD_LCD_D14__GPIO_1_14 | MUX_CONFIG_LCD,
95*4882a593Smuzhiyun 	MX23_PAD_LCD_D15__GPIO_1_15 | MUX_CONFIG_LCD,
96*4882a593Smuzhiyun 	MX23_PAD_LCD_D16__GPIO_1_16 | MUX_CONFIG_LCD,
97*4882a593Smuzhiyun 	MX23_PAD_LCD_D17__GPIO_1_17 | MUX_CONFIG_LCD,
98*4882a593Smuzhiyun 	MX23_PAD_LCD_RESET__GPIO_1_18 | MUX_CONFIG_LCD,
99*4882a593Smuzhiyun 	MX23_PAD_LCD_RS__GPIO_1_19 | MUX_CONFIG_LCD,
100*4882a593Smuzhiyun 	MX23_PAD_LCD_WR__GPIO_1_20 | MUX_CONFIG_LCD,
101*4882a593Smuzhiyun 	MX23_PAD_LCD_CS__GPIO_1_21 | MUX_CONFIG_LCD,
102*4882a593Smuzhiyun 	MX23_PAD_LCD_ENABLE__GPIO_1_23 | MUX_CONFIG_LCD,
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun const iomux_cfg_t iomux_lcd_lcd[] = {
106*4882a593Smuzhiyun 	MX23_PAD_LCD_D00__LCD_D00 | MUX_CONFIG_LCD,
107*4882a593Smuzhiyun 	MX23_PAD_LCD_D01__LCD_D01 | MUX_CONFIG_LCD,
108*4882a593Smuzhiyun 	MX23_PAD_LCD_D02__LCD_D02 | MUX_CONFIG_LCD,
109*4882a593Smuzhiyun 	MX23_PAD_LCD_D03__LCD_D03 | MUX_CONFIG_LCD,
110*4882a593Smuzhiyun 	MX23_PAD_LCD_D04__LCD_D04 | MUX_CONFIG_LCD,
111*4882a593Smuzhiyun 	MX23_PAD_LCD_D05__LCD_D05 | MUX_CONFIG_LCD,
112*4882a593Smuzhiyun 	MX23_PAD_LCD_D06__LCD_D06 | MUX_CONFIG_LCD,
113*4882a593Smuzhiyun 	MX23_PAD_LCD_D07__LCD_D07 | MUX_CONFIG_LCD,
114*4882a593Smuzhiyun 	MX23_PAD_LCD_D08__LCD_D08 | MUX_CONFIG_LCD,
115*4882a593Smuzhiyun 	MX23_PAD_LCD_D09__LCD_D09 | MUX_CONFIG_LCD,
116*4882a593Smuzhiyun 	MX23_PAD_LCD_D10__LCD_D10 | MUX_CONFIG_LCD,
117*4882a593Smuzhiyun 	MX23_PAD_LCD_D11__LCD_D11 | MUX_CONFIG_LCD,
118*4882a593Smuzhiyun 	MX23_PAD_LCD_D12__LCD_D12 | MUX_CONFIG_LCD,
119*4882a593Smuzhiyun 	MX23_PAD_LCD_D13__LCD_D13 | MUX_CONFIG_LCD,
120*4882a593Smuzhiyun 	MX23_PAD_LCD_D14__LCD_D14 | MUX_CONFIG_LCD,
121*4882a593Smuzhiyun 	MX23_PAD_LCD_D15__LCD_D15 | MUX_CONFIG_LCD,
122*4882a593Smuzhiyun 	MX23_PAD_LCD_D16__LCD_D16 | MUX_CONFIG_LCD,
123*4882a593Smuzhiyun 	MX23_PAD_LCD_D17__LCD_D17 | MUX_CONFIG_LCD,
124*4882a593Smuzhiyun 	MX23_PAD_LCD_RESET__LCD_RESET | MUX_CONFIG_LCD,
125*4882a593Smuzhiyun 	MX23_PAD_LCD_RS__LCD_RS | MUX_CONFIG_LCD,
126*4882a593Smuzhiyun 	MX23_PAD_LCD_WR__LCD_WR | MUX_CONFIG_LCD,
127*4882a593Smuzhiyun 	MX23_PAD_LCD_CS__LCD_CS | MUX_CONFIG_LCD,
128*4882a593Smuzhiyun 	MX23_PAD_LCD_ENABLE__LCD_ENABLE | MUX_CONFIG_LCD,
129*4882a593Smuzhiyun 	MX23_PAD_LCD_VSYNC__LCD_VSYNC | MUX_CONFIG_LCD,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
mxsfb_read_register(uint32_t reg,uint32_t * value)132*4882a593Smuzhiyun static int mxsfb_read_register(uint32_t reg, uint32_t *value)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	iomux_cfg_t mux;
135*4882a593Smuzhiyun 	uint32_t val = 0;
136*4882a593Smuzhiyun 	int i;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* Mangle the register offset. */
139*4882a593Smuzhiyun 	reg = ((reg & 0xff) << 1) | (((reg >> 8) & 0xff) << 10);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/*
142*4882a593Smuzhiyun 	 * The SmartLCD interface on MX233 can only do WRITE operation
143*4882a593Smuzhiyun 	 * via the LCDIF controller. Implement the READ operation by
144*4882a593Smuzhiyun 	 * fiddling with bits.
145*4882a593Smuzhiyun 	 */
146*4882a593Smuzhiyun 	mxs_iomux_setup_multiple_pads(iomux_lcd_gpio,
147*4882a593Smuzhiyun 		ARRAY_SIZE(iomux_lcd_gpio));
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_LCD_RS__GPIO_1_19, 1);
150*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_LCD_CS__GPIO_1_21, 1);
151*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_LCD_WR__GPIO_1_20, 1);
152*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_LCD_ENABLE__GPIO_1_23, 1);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	for (i = 0; i < 18; i++) {
155*4882a593Smuzhiyun 		mux = MXS_IOMUX_PAD_NAKED(1, i, PAD_MUXSEL_GPIO);
156*4882a593Smuzhiyun 		gpio_direction_output(mux, 0);
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	udelay(2);
160*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_LCD_RS__GPIO_1_19, 0);
161*4882a593Smuzhiyun 	udelay(1);
162*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_LCD_CS__GPIO_1_21, 0);
163*4882a593Smuzhiyun 	udelay(1);
164*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_LCD_WR__GPIO_1_20, 0);
165*4882a593Smuzhiyun 	udelay(1);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	for (i = 0; i < 18; i++) {
168*4882a593Smuzhiyun 		mux = MXS_IOMUX_PAD_NAKED(1, i, PAD_MUXSEL_GPIO);
169*4882a593Smuzhiyun 		gpio_direction_output(mux, (reg >> i) & 1);
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 	udelay(1);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_LCD_WR__GPIO_1_20, 1);
174*4882a593Smuzhiyun 	udelay(3);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	for (i = 0; i < 18; i++) {
177*4882a593Smuzhiyun 		mux = MXS_IOMUX_PAD_NAKED(1, i, PAD_MUXSEL_GPIO);
178*4882a593Smuzhiyun 		gpio_direction_input(mux);
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun 	udelay(2);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_LCD_ENABLE__GPIO_1_23, 0);
183*4882a593Smuzhiyun 	udelay(1);
184*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_LCD_RS__GPIO_1_19, 1);
185*4882a593Smuzhiyun 	udelay(1);
186*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_LCD_ENABLE__GPIO_1_23, 1);
187*4882a593Smuzhiyun 	udelay(3);
188*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_LCD_ENABLE__GPIO_1_23, 0);
189*4882a593Smuzhiyun 	udelay(2);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	for (i = 0; i < 18; i++) {
192*4882a593Smuzhiyun 		mux = MXS_IOMUX_PAD_NAKED(1, i, PAD_MUXSEL_GPIO);
193*4882a593Smuzhiyun 		val |= !!gpio_get_value(mux) << i;
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 	udelay(1);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_LCD_ENABLE__GPIO_1_23, 1);
198*4882a593Smuzhiyun 	udelay(1);
199*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_LCD_CS__GPIO_1_21, 1);
200*4882a593Smuzhiyun 	udelay(1);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	mxs_iomux_setup_multiple_pads(iomux_lcd_lcd,
203*4882a593Smuzhiyun 		ARRAY_SIZE(iomux_lcd_lcd));
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* Demangle the register value. */
206*4882a593Smuzhiyun 	*value = ((val >> 1) & 0xff) | ((val >> 2) & 0xff00);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	writel(val, 0x2000);
209*4882a593Smuzhiyun 	return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
mxsfb_write_byte(uint32_t payload,const unsigned int data)212*4882a593Smuzhiyun static int mxsfb_write_byte(uint32_t payload, const unsigned int data)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
215*4882a593Smuzhiyun 	const unsigned int timeout = 0x10000;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* What is going on here I do not know. FIXME */
218*4882a593Smuzhiyun 	payload = ((payload & 0xff) << 1) | (((payload >> 8) & 0xff) << 10);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	if (mxs_wait_mask_clr(&regs->hw_lcdif_ctrl_reg, LCDIF_CTRL_RUN,
221*4882a593Smuzhiyun 			      timeout))
222*4882a593Smuzhiyun 		return -ETIMEDOUT;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	writel((1 << LCDIF_TRANSFER_COUNT_V_COUNT_OFFSET) |
225*4882a593Smuzhiyun 		(1 << LCDIF_TRANSFER_COUNT_H_COUNT_OFFSET),
226*4882a593Smuzhiyun 		&regs->hw_lcdif_transfer_count);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	writel(LCDIF_CTRL_DATA_SELECT | LCDIF_CTRL_RUN,
229*4882a593Smuzhiyun 		&regs->hw_lcdif_ctrl_clr);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (data)
232*4882a593Smuzhiyun 		writel(LCDIF_CTRL_DATA_SELECT, &regs->hw_lcdif_ctrl_set);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	writel(LCDIF_CTRL_RUN, &regs->hw_lcdif_ctrl_set);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	if (mxs_wait_mask_clr(&regs->hw_lcdif_lcdif_stat_reg, 1 << 29,
237*4882a593Smuzhiyun 			      timeout))
238*4882a593Smuzhiyun 		return -ETIMEDOUT;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	writel(payload, &regs->hw_lcdif_data);
241*4882a593Smuzhiyun 	return mxs_wait_mask_clr(&regs->hw_lcdif_ctrl_reg, LCDIF_CTRL_RUN,
242*4882a593Smuzhiyun 				 timeout);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
mxsfb_write_register(uint32_t reg,uint32_t data)245*4882a593Smuzhiyun static void mxsfb_write_register(uint32_t reg, uint32_t data)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	mxsfb_write_byte(reg, 0);
248*4882a593Smuzhiyun 	mxsfb_write_byte(data, 1);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun static const struct {
252*4882a593Smuzhiyun 	uint8_t		reg;
253*4882a593Smuzhiyun 	uint8_t		delay;
254*4882a593Smuzhiyun 	uint16_t	val;
255*4882a593Smuzhiyun } lcd_regs[] = {
256*4882a593Smuzhiyun 	{ 0xe5, 0  , 0x78f0 },
257*4882a593Smuzhiyun 	{ 0xe3, 0  , 0x3008 },
258*4882a593Smuzhiyun 	{ 0xe7, 0  , 0x0012 },
259*4882a593Smuzhiyun 	{ 0xef, 0  , 0x1231 },
260*4882a593Smuzhiyun 	{ 0x00, 0  , 0x0001 },
261*4882a593Smuzhiyun 	{ 0x01, 0  , 0x0100 },
262*4882a593Smuzhiyun 	{ 0x02, 0  , 0x0700 },
263*4882a593Smuzhiyun 	{ 0x03, 0  , 0x1030 },
264*4882a593Smuzhiyun 	{ 0x04, 0  , 0x0000 },
265*4882a593Smuzhiyun 	{ 0x08, 0  , 0x0207 },
266*4882a593Smuzhiyun 	{ 0x09, 0  , 0x0000 },
267*4882a593Smuzhiyun 	{ 0x0a, 0  , 0x0000 },
268*4882a593Smuzhiyun 	{ 0x0c, 0  , 0x0000 },
269*4882a593Smuzhiyun 	{ 0x0d, 0  , 0x0000 },
270*4882a593Smuzhiyun 	{ 0x0f, 0  , 0x0000 },
271*4882a593Smuzhiyun 	{ 0x10, 0  , 0x0000 },
272*4882a593Smuzhiyun 	{ 0x11, 0  , 0x0007 },
273*4882a593Smuzhiyun 	{ 0x12, 0  , 0x0000 },
274*4882a593Smuzhiyun 	{ 0x13, 20 , 0x0000 },
275*4882a593Smuzhiyun 	/* Wait 20 mS here. */
276*4882a593Smuzhiyun 	{ 0x10, 0  , 0x1290 },
277*4882a593Smuzhiyun 	{ 0x11, 50 , 0x0007 },
278*4882a593Smuzhiyun 	/* Wait 50 mS here. */
279*4882a593Smuzhiyun 	{ 0x12, 50 , 0x0019 },
280*4882a593Smuzhiyun 	/* Wait 50 mS here. */
281*4882a593Smuzhiyun 	{ 0x13, 0  , 0x1700 },
282*4882a593Smuzhiyun 	{ 0x29, 50 , 0x0014 },
283*4882a593Smuzhiyun 	/* Wait 50 mS here. */
284*4882a593Smuzhiyun 	{ 0x20, 0  , 0x0000 },
285*4882a593Smuzhiyun 	{ 0x21, 0  , 0x0000 },
286*4882a593Smuzhiyun 	{ 0x30, 0  , 0x0504 },
287*4882a593Smuzhiyun 	{ 0x31, 0  , 0x0007 },
288*4882a593Smuzhiyun 	{ 0x32, 0  , 0x0006 },
289*4882a593Smuzhiyun 	{ 0x35, 0  , 0x0106 },
290*4882a593Smuzhiyun 	{ 0x36, 0  , 0x0202 },
291*4882a593Smuzhiyun 	{ 0x37, 0  , 0x0504 },
292*4882a593Smuzhiyun 	{ 0x38, 0  , 0x0500 },
293*4882a593Smuzhiyun 	{ 0x39, 0  , 0x0706 },
294*4882a593Smuzhiyun 	{ 0x3c, 0  , 0x0204 },
295*4882a593Smuzhiyun 	{ 0x3d, 0  , 0x0202 },
296*4882a593Smuzhiyun 	{ 0x50, 0  , 0x0000 },
297*4882a593Smuzhiyun 	{ 0x51, 0  , 0x00ef },
298*4882a593Smuzhiyun 	{ 0x52, 0  , 0x0000 },
299*4882a593Smuzhiyun 	{ 0x53, 0  , 0x013f },
300*4882a593Smuzhiyun 	{ 0x60, 0  , 0xa700 },
301*4882a593Smuzhiyun 	{ 0x61, 0  , 0x0001 },
302*4882a593Smuzhiyun 	{ 0x6a, 0  , 0x0000 },
303*4882a593Smuzhiyun 	{ 0x2b, 50 , 0x000d },
304*4882a593Smuzhiyun 	/* Wait 50 mS here. */
305*4882a593Smuzhiyun 	{ 0x90, 0  , 0x0011 },
306*4882a593Smuzhiyun 	{ 0x92, 0  , 0x0600 },
307*4882a593Smuzhiyun 	{ 0x93, 0  , 0x0003 },
308*4882a593Smuzhiyun 	{ 0x95, 0  , 0x0110 },
309*4882a593Smuzhiyun 	{ 0x97, 0  , 0x0000 },
310*4882a593Smuzhiyun 	{ 0x98, 0  , 0x0000 },
311*4882a593Smuzhiyun 	{ 0x07, 0  , 0x0173 },
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
board_mxsfb_system_setup(void)314*4882a593Smuzhiyun void board_mxsfb_system_setup(void)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
317*4882a593Smuzhiyun 	uint32_t id;
318*4882a593Smuzhiyun 	int i;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	/* Switch the LCDIF into System-Mode */
321*4882a593Smuzhiyun 	writel(LCDIF_CTRL_LCDIF_MASTER | LCDIF_CTRL_DOTCLK_MODE |
322*4882a593Smuzhiyun 		LCDIF_CTRL_BYPASS_COUNT, &regs->hw_lcdif_ctrl_clr);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	/* To program the LCD, switch to 18bit bus + 18bit data. */
325*4882a593Smuzhiyun 	clrsetbits_le32(&regs->hw_lcdif_ctrl,
326*4882a593Smuzhiyun 		LCDIF_CTRL_WORD_LENGTH_MASK | LCDIF_CTRL_LCD_DATABUS_WIDTH_MASK,
327*4882a593Smuzhiyun 		LCDIF_CTRL_WORD_LENGTH_18BIT |
328*4882a593Smuzhiyun 		LCDIF_CTRL_LCD_DATABUS_WIDTH_18BIT);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	mxsfb_read_register(0, &id);
331*4882a593Smuzhiyun 	writel(id, 0x2004);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* Restart the SmartLCD controller */
334*4882a593Smuzhiyun 	mdelay(50);
335*4882a593Smuzhiyun 	writel(1, &regs->hw_lcdif_ctrl1_set);
336*4882a593Smuzhiyun 	mdelay(50);
337*4882a593Smuzhiyun 	writel(1, &regs->hw_lcdif_ctrl1_clr);
338*4882a593Smuzhiyun 	mdelay(50);
339*4882a593Smuzhiyun 	writel(1, &regs->hw_lcdif_ctrl1_set);
340*4882a593Smuzhiyun 	mdelay(50);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	/* Program the SmartLCD controller */
343*4882a593Smuzhiyun 	writel(LCDIF_CTRL1_RECOVER_ON_UNDERFLOW, &regs->hw_lcdif_ctrl1_set);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	writel((0x02 << LCDIF_TIMING_CMD_HOLD_OFFSET) |
346*4882a593Smuzhiyun 	       (0x02 << LCDIF_TIMING_CMD_SETUP_OFFSET) |
347*4882a593Smuzhiyun 	       (0x02 << LCDIF_TIMING_DATA_HOLD_OFFSET) |
348*4882a593Smuzhiyun 	       (0x01 << LCDIF_TIMING_DATA_SETUP_OFFSET),
349*4882a593Smuzhiyun 	       &regs->hw_lcdif_timing);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	/*
352*4882a593Smuzhiyun 	 * ILI9325 init and configuration sequence.
353*4882a593Smuzhiyun 	 */
354*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(lcd_regs); i++) {
355*4882a593Smuzhiyun 		mxsfb_write_register(lcd_regs[i].reg, lcd_regs[i].val);
356*4882a593Smuzhiyun 		if (lcd_regs[i].delay)
357*4882a593Smuzhiyun 			mdelay(lcd_regs[i].delay);
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 	/* Turn on Framebuffer Upload Mode */
360*4882a593Smuzhiyun 	mxsfb_write_byte(0x22, 0);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	writel(LCDIF_CTRL_LCDIF_MASTER | LCDIF_CTRL_DATA_SELECT,
363*4882a593Smuzhiyun 		&regs->hw_lcdif_ctrl_set);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	/* Operate the framebuffer in 16bit mode. */
366*4882a593Smuzhiyun 	clrsetbits_le32(&regs->hw_lcdif_ctrl,
367*4882a593Smuzhiyun 		LCDIF_CTRL_WORD_LENGTH_MASK | LCDIF_CTRL_LCD_DATABUS_WIDTH_MASK,
368*4882a593Smuzhiyun 		LCDIF_CTRL_WORD_LENGTH_16BIT |
369*4882a593Smuzhiyun 		LCDIF_CTRL_LCD_DATABUS_WIDTH_18BIT);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun #endif
372*4882a593Smuzhiyun 
board_init(void)373*4882a593Smuzhiyun int board_init(void)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	/* Adress of boot parameters */
376*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* Turn on PWM backlight */
379*4882a593Smuzhiyun 	gpio_direction_output(MX23_PAD_PWM2__GPIO_1_28, 1);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)384*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	usb_eth_initialize(bis);
387*4882a593Smuzhiyun 	return 0;
388*4882a593Smuzhiyun }
389