1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Altera SoCFPGA PinMux configuration 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: BSD-3-Clause 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __SOCFPGA_PINMUX_CONFIG_H__ 8*4882a593Smuzhiyun #define __SOCFPGA_PINMUX_CONFIG_H__ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun const u8 sys_mgr_init_table[] = { 11*4882a593Smuzhiyun 0, /* EMACIO0 */ 12*4882a593Smuzhiyun 2, /* EMACIO1 */ 13*4882a593Smuzhiyun 2, /* EMACIO2 */ 14*4882a593Smuzhiyun 2, /* EMACIO3 */ 15*4882a593Smuzhiyun 2, /* EMACIO4 */ 16*4882a593Smuzhiyun 2, /* EMACIO5 */ 17*4882a593Smuzhiyun 2, /* EMACIO6 */ 18*4882a593Smuzhiyun 2, /* EMACIO7 */ 19*4882a593Smuzhiyun 2, /* EMACIO8 */ 20*4882a593Smuzhiyun 0, /* EMACIO9 */ 21*4882a593Smuzhiyun 2, /* EMACIO10 */ 22*4882a593Smuzhiyun 2, /* EMACIO11 */ 23*4882a593Smuzhiyun 2, /* EMACIO12 */ 24*4882a593Smuzhiyun 2, /* EMACIO13 */ 25*4882a593Smuzhiyun 0, /* EMACIO14 */ 26*4882a593Smuzhiyun 0, /* EMACIO15 */ 27*4882a593Smuzhiyun 0, /* EMACIO16 */ 28*4882a593Smuzhiyun 0, /* EMACIO17 */ 29*4882a593Smuzhiyun 0, /* EMACIO18 */ 30*4882a593Smuzhiyun 0, /* EMACIO19 */ 31*4882a593Smuzhiyun 2, /* FLASHIO0 */ 32*4882a593Smuzhiyun 2, /* FLASHIO1 */ 33*4882a593Smuzhiyun 2, /* FLASHIO2 */ 34*4882a593Smuzhiyun 2, /* FLASHIO3 */ 35*4882a593Smuzhiyun 2, /* FLASHIO4 */ 36*4882a593Smuzhiyun 2, /* FLASHIO5 */ 37*4882a593Smuzhiyun 2, /* FLASHIO6 */ 38*4882a593Smuzhiyun 2, /* FLASHIO7 */ 39*4882a593Smuzhiyun 2, /* FLASHIO8 */ 40*4882a593Smuzhiyun 2, /* FLASHIO9 */ 41*4882a593Smuzhiyun 2, /* FLASHIO10 */ 42*4882a593Smuzhiyun 2, /* FLASHIO11 */ 43*4882a593Smuzhiyun 0, /* GENERALIO0 */ 44*4882a593Smuzhiyun 1, /* GENERALIO1 */ 45*4882a593Smuzhiyun 1, /* GENERALIO2 */ 46*4882a593Smuzhiyun 1, /* GENERALIO3 */ 47*4882a593Smuzhiyun 1, /* GENERALIO4 */ 48*4882a593Smuzhiyun 0, /* GENERALIO5 */ 49*4882a593Smuzhiyun 0, /* GENERALIO6 */ 50*4882a593Smuzhiyun 1, /* GENERALIO7 */ 51*4882a593Smuzhiyun 1, /* GENERALIO8 */ 52*4882a593Smuzhiyun 3, /* GENERALIO9 */ 53*4882a593Smuzhiyun 3, /* GENERALIO10 */ 54*4882a593Smuzhiyun 3, /* GENERALIO11 */ 55*4882a593Smuzhiyun 3, /* GENERALIO12 */ 56*4882a593Smuzhiyun 0, /* GENERALIO13 */ 57*4882a593Smuzhiyun 0, /* GENERALIO14 */ 58*4882a593Smuzhiyun 2, /* GENERALIO15 */ 59*4882a593Smuzhiyun 2, /* GENERALIO16 */ 60*4882a593Smuzhiyun 0, /* GENERALIO17 */ 61*4882a593Smuzhiyun 0, /* GENERALIO18 */ 62*4882a593Smuzhiyun 0, /* GENERALIO19 */ 63*4882a593Smuzhiyun 0, /* GENERALIO20 */ 64*4882a593Smuzhiyun 0, /* GENERALIO21 */ 65*4882a593Smuzhiyun 0, /* GENERALIO22 */ 66*4882a593Smuzhiyun 0, /* GENERALIO23 */ 67*4882a593Smuzhiyun 0, /* GENERALIO24 */ 68*4882a593Smuzhiyun 0, /* GENERALIO25 */ 69*4882a593Smuzhiyun 0, /* GENERALIO26 */ 70*4882a593Smuzhiyun 0, /* GENERALIO27 */ 71*4882a593Smuzhiyun 0, /* GENERALIO28 */ 72*4882a593Smuzhiyun 0, /* GENERALIO29 */ 73*4882a593Smuzhiyun 0, /* GENERALIO30 */ 74*4882a593Smuzhiyun 0, /* GENERALIO31 */ 75*4882a593Smuzhiyun 2, /* MIXED1IO0 */ 76*4882a593Smuzhiyun 2, /* MIXED1IO1 */ 77*4882a593Smuzhiyun 2, /* MIXED1IO2 */ 78*4882a593Smuzhiyun 2, /* MIXED1IO3 */ 79*4882a593Smuzhiyun 2, /* MIXED1IO4 */ 80*4882a593Smuzhiyun 2, /* MIXED1IO5 */ 81*4882a593Smuzhiyun 2, /* MIXED1IO6 */ 82*4882a593Smuzhiyun 2, /* MIXED1IO7 */ 83*4882a593Smuzhiyun 2, /* MIXED1IO8 */ 84*4882a593Smuzhiyun 2, /* MIXED1IO9 */ 85*4882a593Smuzhiyun 2, /* MIXED1IO10 */ 86*4882a593Smuzhiyun 2, /* MIXED1IO11 */ 87*4882a593Smuzhiyun 2, /* MIXED1IO12 */ 88*4882a593Smuzhiyun 2, /* MIXED1IO13 */ 89*4882a593Smuzhiyun 2, /* MIXED1IO14 */ 90*4882a593Smuzhiyun 3, /* MIXED1IO15 */ 91*4882a593Smuzhiyun 3, /* MIXED1IO16 */ 92*4882a593Smuzhiyun 3, /* MIXED1IO17 */ 93*4882a593Smuzhiyun 3, /* MIXED1IO18 */ 94*4882a593Smuzhiyun 3, /* MIXED1IO19 */ 95*4882a593Smuzhiyun 3, /* MIXED1IO20 */ 96*4882a593Smuzhiyun 0, /* MIXED1IO21 */ 97*4882a593Smuzhiyun 0, /* MIXED2IO0 */ 98*4882a593Smuzhiyun 0, /* MIXED2IO1 */ 99*4882a593Smuzhiyun 0, /* MIXED2IO2 */ 100*4882a593Smuzhiyun 0, /* MIXED2IO3 */ 101*4882a593Smuzhiyun 0, /* MIXED2IO4 */ 102*4882a593Smuzhiyun 0, /* MIXED2IO5 */ 103*4882a593Smuzhiyun 0, /* MIXED2IO6 */ 104*4882a593Smuzhiyun 0, /* MIXED2IO7 */ 105*4882a593Smuzhiyun 0, /* GPLINMUX48 */ 106*4882a593Smuzhiyun 0, /* GPLINMUX49 */ 107*4882a593Smuzhiyun 0, /* GPLINMUX50 */ 108*4882a593Smuzhiyun 0, /* GPLINMUX51 */ 109*4882a593Smuzhiyun 0, /* GPLINMUX52 */ 110*4882a593Smuzhiyun 0, /* GPLINMUX53 */ 111*4882a593Smuzhiyun 0, /* GPLINMUX54 */ 112*4882a593Smuzhiyun 0, /* GPLINMUX55 */ 113*4882a593Smuzhiyun 0, /* GPLINMUX56 */ 114*4882a593Smuzhiyun 0, /* GPLINMUX57 */ 115*4882a593Smuzhiyun 0, /* GPLINMUX58 */ 116*4882a593Smuzhiyun 0, /* GPLINMUX59 */ 117*4882a593Smuzhiyun 0, /* GPLINMUX60 */ 118*4882a593Smuzhiyun 0, /* GPLINMUX61 */ 119*4882a593Smuzhiyun 0, /* GPLINMUX62 */ 120*4882a593Smuzhiyun 0, /* GPLINMUX63 */ 121*4882a593Smuzhiyun 0, /* GPLINMUX64 */ 122*4882a593Smuzhiyun 0, /* GPLINMUX65 */ 123*4882a593Smuzhiyun 0, /* GPLINMUX66 */ 124*4882a593Smuzhiyun 0, /* GPLINMUX67 */ 125*4882a593Smuzhiyun 0, /* GPLINMUX68 */ 126*4882a593Smuzhiyun 0, /* GPLINMUX69 */ 127*4882a593Smuzhiyun 0, /* GPLINMUX70 */ 128*4882a593Smuzhiyun 1, /* GPLMUX0 */ 129*4882a593Smuzhiyun 1, /* GPLMUX1 */ 130*4882a593Smuzhiyun 1, /* GPLMUX2 */ 131*4882a593Smuzhiyun 1, /* GPLMUX3 */ 132*4882a593Smuzhiyun 1, /* GPLMUX4 */ 133*4882a593Smuzhiyun 1, /* GPLMUX5 */ 134*4882a593Smuzhiyun 1, /* GPLMUX6 */ 135*4882a593Smuzhiyun 1, /* GPLMUX7 */ 136*4882a593Smuzhiyun 1, /* GPLMUX8 */ 137*4882a593Smuzhiyun 1, /* GPLMUX9 */ 138*4882a593Smuzhiyun 1, /* GPLMUX10 */ 139*4882a593Smuzhiyun 1, /* GPLMUX11 */ 140*4882a593Smuzhiyun 1, /* GPLMUX12 */ 141*4882a593Smuzhiyun 1, /* GPLMUX13 */ 142*4882a593Smuzhiyun 1, /* GPLMUX14 */ 143*4882a593Smuzhiyun 1, /* GPLMUX15 */ 144*4882a593Smuzhiyun 1, /* GPLMUX16 */ 145*4882a593Smuzhiyun 1, /* GPLMUX17 */ 146*4882a593Smuzhiyun 1, /* GPLMUX18 */ 147*4882a593Smuzhiyun 1, /* GPLMUX19 */ 148*4882a593Smuzhiyun 1, /* GPLMUX20 */ 149*4882a593Smuzhiyun 1, /* GPLMUX21 */ 150*4882a593Smuzhiyun 1, /* GPLMUX22 */ 151*4882a593Smuzhiyun 1, /* GPLMUX23 */ 152*4882a593Smuzhiyun 1, /* GPLMUX24 */ 153*4882a593Smuzhiyun 1, /* GPLMUX25 */ 154*4882a593Smuzhiyun 1, /* GPLMUX26 */ 155*4882a593Smuzhiyun 1, /* GPLMUX27 */ 156*4882a593Smuzhiyun 1, /* GPLMUX28 */ 157*4882a593Smuzhiyun 1, /* GPLMUX29 */ 158*4882a593Smuzhiyun 1, /* GPLMUX30 */ 159*4882a593Smuzhiyun 1, /* GPLMUX31 */ 160*4882a593Smuzhiyun 1, /* GPLMUX32 */ 161*4882a593Smuzhiyun 1, /* GPLMUX33 */ 162*4882a593Smuzhiyun 1, /* GPLMUX34 */ 163*4882a593Smuzhiyun 1, /* GPLMUX35 */ 164*4882a593Smuzhiyun 1, /* GPLMUX36 */ 165*4882a593Smuzhiyun 1, /* GPLMUX37 */ 166*4882a593Smuzhiyun 1, /* GPLMUX38 */ 167*4882a593Smuzhiyun 1, /* GPLMUX39 */ 168*4882a593Smuzhiyun 1, /* GPLMUX40 */ 169*4882a593Smuzhiyun 1, /* GPLMUX41 */ 170*4882a593Smuzhiyun 1, /* GPLMUX42 */ 171*4882a593Smuzhiyun 1, /* GPLMUX43 */ 172*4882a593Smuzhiyun 1, /* GPLMUX44 */ 173*4882a593Smuzhiyun 1, /* GPLMUX45 */ 174*4882a593Smuzhiyun 1, /* GPLMUX46 */ 175*4882a593Smuzhiyun 1, /* GPLMUX47 */ 176*4882a593Smuzhiyun 1, /* GPLMUX48 */ 177*4882a593Smuzhiyun 1, /* GPLMUX49 */ 178*4882a593Smuzhiyun 1, /* GPLMUX50 */ 179*4882a593Smuzhiyun 1, /* GPLMUX51 */ 180*4882a593Smuzhiyun 1, /* GPLMUX52 */ 181*4882a593Smuzhiyun 1, /* GPLMUX53 */ 182*4882a593Smuzhiyun 1, /* GPLMUX54 */ 183*4882a593Smuzhiyun 1, /* GPLMUX55 */ 184*4882a593Smuzhiyun 1, /* GPLMUX56 */ 185*4882a593Smuzhiyun 1, /* GPLMUX57 */ 186*4882a593Smuzhiyun 1, /* GPLMUX58 */ 187*4882a593Smuzhiyun 1, /* GPLMUX59 */ 188*4882a593Smuzhiyun 1, /* GPLMUX60 */ 189*4882a593Smuzhiyun 1, /* GPLMUX61 */ 190*4882a593Smuzhiyun 1, /* GPLMUX62 */ 191*4882a593Smuzhiyun 1, /* GPLMUX63 */ 192*4882a593Smuzhiyun 1, /* GPLMUX64 */ 193*4882a593Smuzhiyun 1, /* GPLMUX65 */ 194*4882a593Smuzhiyun 1, /* GPLMUX66 */ 195*4882a593Smuzhiyun 1, /* GPLMUX67 */ 196*4882a593Smuzhiyun 1, /* GPLMUX68 */ 197*4882a593Smuzhiyun 1, /* GPLMUX69 */ 198*4882a593Smuzhiyun 1, /* GPLMUX70 */ 199*4882a593Smuzhiyun 0, /* NANDUSEFPGA */ 200*4882a593Smuzhiyun 0, /* UART0USEFPGA */ 201*4882a593Smuzhiyun 0, /* RGMII1USEFPGA */ 202*4882a593Smuzhiyun 1, /* SPIS0USEFPGA */ 203*4882a593Smuzhiyun 0, /* CAN0USEFPGA */ 204*4882a593Smuzhiyun 0, /* I2C0USEFPGA */ 205*4882a593Smuzhiyun 0, /* SDMMCUSEFPGA */ 206*4882a593Smuzhiyun 0, /* QSPIUSEFPGA */ 207*4882a593Smuzhiyun 1, /* SPIS1USEFPGA */ 208*4882a593Smuzhiyun 1, /* RGMII0USEFPGA */ 209*4882a593Smuzhiyun 0, /* UART1USEFPGA */ 210*4882a593Smuzhiyun 0, /* CAN1USEFPGA */ 211*4882a593Smuzhiyun 0, /* USB1USEFPGA */ 212*4882a593Smuzhiyun 0, /* I2C3USEFPGA */ 213*4882a593Smuzhiyun 0, /* I2C2USEFPGA */ 214*4882a593Smuzhiyun 0, /* I2C1USEFPGA */ 215*4882a593Smuzhiyun 0, /* SPIM1USEFPGA */ 216*4882a593Smuzhiyun 0, /* USB0USEFPGA */ 217*4882a593Smuzhiyun 0 /* SPIM0USEFPGA */ 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun #endif /* __SOCFPGA_PINMUX_CONFIG_H__ */ 220