xref: /OK3568_Linux_fs/u-boot/board/samtec/vining_2000/vining_2000.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016 samtec automotive software & electronics gmbh
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Christoph Fritz <chf.fritz@googlemail.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <asm/arch/clock.h>
10*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
11*4882a593Smuzhiyun #include <asm/arch/iomux.h>
12*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
13*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
14*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
15*4882a593Smuzhiyun #include <asm/gpio.h>
16*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
19*4882a593Smuzhiyun #include <linux/sizes.h>
20*4882a593Smuzhiyun #include <common.h>
21*4882a593Smuzhiyun #include <fsl_esdhc.h>
22*4882a593Smuzhiyun #include <mmc.h>
23*4882a593Smuzhiyun #include <i2c.h>
24*4882a593Smuzhiyun #include <miiphy.h>
25*4882a593Smuzhiyun #include <netdev.h>
26*4882a593Smuzhiyun #include <power/pmic.h>
27*4882a593Smuzhiyun #include <power/pfuze100_pmic.h>
28*4882a593Smuzhiyun #include <usb.h>
29*4882a593Smuzhiyun #include <usb/ehci-ci.h>
30*4882a593Smuzhiyun #include <pwm.h>
31*4882a593Smuzhiyun #include <wait_bit.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define UART_PAD_CTRL  (PAD_CTL_HYS | PAD_CTL_PUS_100K_UP |	\
36*4882a593Smuzhiyun 	PAD_CTL_PKE | PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |	\
37*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_PKE |	\
40*4882a593Smuzhiyun 	PAD_CTL_SPEED_HIGH | PAD_CTL_DSE_48ohm |		\
41*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define ENET_CLK_PAD_CTRL  PAD_CTL_DSE_34ohm
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define ENET_RX_PAD_CTRL  (PAD_CTL_PKE |			\
46*4882a593Smuzhiyun 	PAD_CTL_PUS_100K_DOWN | PAD_CTL_SPEED_HIGH |		\
47*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define I2C_PAD_CTRL  (PAD_CTL_HYS | PAD_CTL_PUS_100K_UP |	\
50*4882a593Smuzhiyun 	PAD_CTL_PKE | PAD_CTL_ODE | PAD_CTL_SPEED_MED |		\
51*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define USDHC_CLK_PAD_CTRL  (PAD_CTL_HYS | PAD_CTL_SPEED_MED |	\
54*4882a593Smuzhiyun 	PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define USDHC_PAD_CTRL  (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP |	\
57*4882a593Smuzhiyun 	PAD_CTL_PKE |  PAD_CTL_SPEED_MED | PAD_CTL_DSE_80ohm |	\
58*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define GPIO_PAD_CTRL  (PAD_CTL_HYS | PAD_CTL_PUS_100K_UP |	\
61*4882a593Smuzhiyun 	PAD_CTL_PKE)
62*4882a593Smuzhiyun 
dram_init(void)63*4882a593Smuzhiyun int dram_init(void)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	gd->ram_size = imx_ddr_size();
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	return 0;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static iomux_v3_cfg_t const uart1_pads[] = {
71*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO04__UART1_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
72*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO05__UART1_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc2_pads[] = {
76*4882a593Smuzhiyun 	MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_CLK_PAD_CTRL),
77*4882a593Smuzhiyun 	MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
78*4882a593Smuzhiyun 	MX6_PAD_SD2_DATA0__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
79*4882a593Smuzhiyun 	MX6_PAD_SD2_DATA1__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
80*4882a593Smuzhiyun 	MX6_PAD_SD2_DATA2__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
81*4882a593Smuzhiyun 	MX6_PAD_SD2_DATA3__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
82*4882a593Smuzhiyun 	MX6_PAD_LCD1_VSYNC__GPIO3_IO_28 | MUX_PAD_CTRL(GPIO_PAD_CTRL),
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc4_pads[] = {
86*4882a593Smuzhiyun 	MX6_PAD_SD4_CLK__USDHC4_CLK | MUX_PAD_CTRL(USDHC_CLK_PAD_CTRL),
87*4882a593Smuzhiyun 	MX6_PAD_SD4_CMD__USDHC4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
88*4882a593Smuzhiyun 	MX6_PAD_SD4_DATA0__USDHC4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
89*4882a593Smuzhiyun 	MX6_PAD_SD4_DATA1__USDHC4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
90*4882a593Smuzhiyun 	MX6_PAD_SD4_DATA2__USDHC4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
91*4882a593Smuzhiyun 	MX6_PAD_SD4_DATA3__USDHC4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
92*4882a593Smuzhiyun 	MX6_PAD_SD4_DATA4__USDHC4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
93*4882a593Smuzhiyun 	MX6_PAD_SD4_DATA5__USDHC4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
94*4882a593Smuzhiyun 	MX6_PAD_SD4_DATA6__USDHC4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
95*4882a593Smuzhiyun 	MX6_PAD_SD4_DATA7__USDHC4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static iomux_v3_cfg_t const fec1_pads[] = {
99*4882a593Smuzhiyun 	MX6_PAD_ENET1_MDC__ENET1_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
100*4882a593Smuzhiyun 	MX6_PAD_ENET1_MDIO__ENET1_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
101*4882a593Smuzhiyun 	MX6_PAD_RGMII1_RD0__ENET1_RX_DATA_0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
102*4882a593Smuzhiyun 	MX6_PAD_RGMII1_RD1__ENET1_RX_DATA_1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
103*4882a593Smuzhiyun 	MX6_PAD_RGMII1_TD0__ENET1_TX_DATA_0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
104*4882a593Smuzhiyun 	MX6_PAD_RGMII1_TD1__ENET1_TX_DATA_1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
105*4882a593Smuzhiyun 	MX6_PAD_RGMII1_RX_CTL__ENET1_RX_EN | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
106*4882a593Smuzhiyun 	MX6_PAD_RGMII1_TX_CTL__ENET1_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
107*4882a593Smuzhiyun 	MX6_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL) |
108*4882a593Smuzhiyun 		MUX_MODE_SION,
109*4882a593Smuzhiyun 	/* LAN8720 PHY Reset */
110*4882a593Smuzhiyun 	MX6_PAD_RGMII1_TD3__GPIO5_IO_9 | MUX_PAD_CTRL(NO_PAD_CTRL),
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun static iomux_v3_cfg_t const pwm_led_pads[] = {
114*4882a593Smuzhiyun 	MX6_PAD_RGMII2_RD2__PWM2_OUT | MUX_PAD_CTRL(NO_PAD_CTRL), /* green */
115*4882a593Smuzhiyun 	MX6_PAD_RGMII2_TD2__PWM6_OUT | MUX_PAD_CTRL(NO_PAD_CTRL), /* red */
116*4882a593Smuzhiyun 	MX6_PAD_RGMII2_RD3__PWM1_OUT | MUX_PAD_CTRL(NO_PAD_CTRL), /* blue */
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun 
setup_iomux_uart(void)119*4882a593Smuzhiyun static void setup_iomux_uart(void)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define PHY_RESET IMX_GPIO_NR(5, 9)
125*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)126*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
129*4882a593Smuzhiyun 	int ret;
130*4882a593Smuzhiyun 	unsigned char eth1addr[6];
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* just to get secound mac address */
133*4882a593Smuzhiyun 	imx_get_mac_from_fuse(1, eth1addr);
134*4882a593Smuzhiyun 	if (!env_get("eth1addr") && is_valid_ethaddr(eth1addr))
135*4882a593Smuzhiyun 		eth_env_set_enetaddr("eth1addr", eth1addr);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/*
140*4882a593Smuzhiyun 	 * Generate phy reference clock via pin IOMUX ENET_REF_CLK1/2 by erasing
141*4882a593Smuzhiyun 	 * ENET1/2_TX_CLK_DIR gpr1[14:13], so that reference clock is driven by
142*4882a593Smuzhiyun 	 * ref_enetpll0/1 and enable ENET1/2_TX_CLK output driver.
143*4882a593Smuzhiyun 	 */
144*4882a593Smuzhiyun 	clrsetbits_le32(&iomuxc_regs->gpr[1],
145*4882a593Smuzhiyun 			IOMUX_GPR1_FEC1_CLOCK_MUX2_SEL_MASK |
146*4882a593Smuzhiyun 			IOMUX_GPR1_FEC2_CLOCK_MUX2_SEL_MASK,
147*4882a593Smuzhiyun 			IOMUX_GPR1_FEC1_CLOCK_MUX1_SEL_MASK |
148*4882a593Smuzhiyun 			IOMUX_GPR1_FEC2_CLOCK_MUX1_SEL_MASK);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	ret = enable_fec_anatop_clock(0, ENET_50MHZ);
151*4882a593Smuzhiyun 	if (ret)
152*4882a593Smuzhiyun 		goto eth_fail;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* reset phy */
155*4882a593Smuzhiyun 	gpio_direction_output(PHY_RESET, 0);
156*4882a593Smuzhiyun 	mdelay(16);
157*4882a593Smuzhiyun 	gpio_set_value(PHY_RESET, 1);
158*4882a593Smuzhiyun 	mdelay(1);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	ret = fecmxc_initialize_multi(bis, 0, CONFIG_FEC_MXC_PHYADDR,
161*4882a593Smuzhiyun 					IMX_FEC_BASE);
162*4882a593Smuzhiyun 	if (ret)
163*4882a593Smuzhiyun 		goto eth_fail;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	return ret;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun eth_fail:
168*4882a593Smuzhiyun 	printf("FEC MXC: %s:failed (%i)\n", __func__, ret);
169*4882a593Smuzhiyun 	gpio_set_value(PHY_RESET, 0);
170*4882a593Smuzhiyun 	return ret;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
174*4882a593Smuzhiyun /* I2C1 for PMIC */
175*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info1 = {
176*4882a593Smuzhiyun 	.scl = {
177*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_GPIO1_IO00__I2C1_SCL | PC,
178*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_GPIO1_IO00__GPIO1_IO_0 | PC,
179*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(1, 0),
180*4882a593Smuzhiyun 	},
181*4882a593Smuzhiyun 	.sda = {
182*4882a593Smuzhiyun 		.i2c_mode = MX6_PAD_GPIO1_IO01__I2C1_SDA | PC,
183*4882a593Smuzhiyun 		.gpio_mode = MX6_PAD_GPIO1_IO01__GPIO1_IO_1 | PC,
184*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(1, 1),
185*4882a593Smuzhiyun 	},
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
pfuze_init(unsigned char i2cbus)188*4882a593Smuzhiyun static struct pmic *pfuze_init(unsigned char i2cbus)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	struct pmic *p;
191*4882a593Smuzhiyun 	int ret;
192*4882a593Smuzhiyun 	u32 reg;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	ret = power_pfuze100_init(i2cbus);
195*4882a593Smuzhiyun 	if (ret)
196*4882a593Smuzhiyun 		return NULL;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	p = pmic_get("PFUZE100");
199*4882a593Smuzhiyun 	ret = pmic_probe(p);
200*4882a593Smuzhiyun 	if (ret)
201*4882a593Smuzhiyun 		return NULL;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE100_DEVICEID, &reg);
204*4882a593Smuzhiyun 	printf("PMIC:  PFUZE100 ID=0x%02x\n", reg);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/* Set SW1AB stanby volage to 0.975V */
207*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE100_SW1ABSTBY, &reg);
208*4882a593Smuzhiyun 	reg &= ~SW1x_STBY_MASK;
209*4882a593Smuzhiyun 	reg |= SW1x_0_975V;
210*4882a593Smuzhiyun 	pmic_reg_write(p, PFUZE100_SW1ABSTBY, reg);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/* Set SW1AB/VDDARM step ramp up time from 16us to 4us/25mV */
213*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE100_SW1ABCONF, &reg);
214*4882a593Smuzhiyun 	reg &= ~SW1xCONF_DVSSPEED_MASK;
215*4882a593Smuzhiyun 	reg |= SW1xCONF_DVSSPEED_4US;
216*4882a593Smuzhiyun 	pmic_reg_write(p, PFUZE100_SW1ABCONF, reg);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* Set SW1C standby voltage to 0.975V */
219*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE100_SW1CSTBY, &reg);
220*4882a593Smuzhiyun 	reg &= ~SW1x_STBY_MASK;
221*4882a593Smuzhiyun 	reg |= SW1x_0_975V;
222*4882a593Smuzhiyun 	pmic_reg_write(p, PFUZE100_SW1CSTBY, reg);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* Set SW1C/VDDSOC step ramp up time from 16us to 4us/25mV */
225*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE100_SW1CCONF, &reg);
226*4882a593Smuzhiyun 	reg &= ~SW1xCONF_DVSSPEED_MASK;
227*4882a593Smuzhiyun 	reg |= SW1xCONF_DVSSPEED_4US;
228*4882a593Smuzhiyun 	pmic_reg_write(p, PFUZE100_SW1CCONF, reg);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	return p;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
pfuze_mode_init(struct pmic * p,u32 mode)233*4882a593Smuzhiyun static int pfuze_mode_init(struct pmic *p, u32 mode)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	unsigned char offset, i, switch_num;
236*4882a593Smuzhiyun 	u32 id;
237*4882a593Smuzhiyun 	int ret;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	pmic_reg_read(p, PFUZE100_DEVICEID, &id);
240*4882a593Smuzhiyun 	id = id & 0xf;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (id == 0) {
243*4882a593Smuzhiyun 		switch_num = 6;
244*4882a593Smuzhiyun 		offset = PFUZE100_SW1CMODE;
245*4882a593Smuzhiyun 	} else if (id == 1) {
246*4882a593Smuzhiyun 		switch_num = 4;
247*4882a593Smuzhiyun 		offset = PFUZE100_SW2MODE;
248*4882a593Smuzhiyun 	} else {
249*4882a593Smuzhiyun 		printf("Not supported, id=%d\n", id);
250*4882a593Smuzhiyun 		return -EINVAL;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	ret = pmic_reg_write(p, PFUZE100_SW1ABMODE, mode);
254*4882a593Smuzhiyun 	if (ret < 0) {
255*4882a593Smuzhiyun 		printf("Set SW1AB mode error!\n");
256*4882a593Smuzhiyun 		return ret;
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	for (i = 0; i < switch_num - 1; i++) {
260*4882a593Smuzhiyun 		ret = pmic_reg_write(p, offset + i * SWITCH_SIZE, mode);
261*4882a593Smuzhiyun 		if (ret < 0) {
262*4882a593Smuzhiyun 			printf("Set switch 0x%x mode error!\n",
263*4882a593Smuzhiyun 			       offset + i * SWITCH_SIZE);
264*4882a593Smuzhiyun 			return ret;
265*4882a593Smuzhiyun 		}
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	return ret;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
power_init_board(void)271*4882a593Smuzhiyun int power_init_board(void)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct pmic *p;
274*4882a593Smuzhiyun 	int ret;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	p = pfuze_init(I2C_PMIC);
277*4882a593Smuzhiyun 	if (!p)
278*4882a593Smuzhiyun 		return -ENODEV;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	ret = pfuze_mode_init(p, APS_PFM);
281*4882a593Smuzhiyun 	if (ret < 0)
282*4882a593Smuzhiyun 		return ret;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun #ifdef CONFIG_USB_EHCI_MX6
288*4882a593Smuzhiyun static iomux_v3_cfg_t const usb_otg_pads[] = {
289*4882a593Smuzhiyun 	/* OGT1 */
290*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO09__USB_OTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
291*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO10__ANATOP_OTG1_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
292*4882a593Smuzhiyun 	/* OTG2 */
293*4882a593Smuzhiyun 	MX6_PAD_GPIO1_IO12__USB_OTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL)
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun 
setup_iomux_usb(void)296*4882a593Smuzhiyun static void setup_iomux_usb(void)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
299*4882a593Smuzhiyun 					 ARRAY_SIZE(usb_otg_pads));
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
board_usb_phy_mode(int port)302*4882a593Smuzhiyun int board_usb_phy_mode(int port)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	if (port == 1)
305*4882a593Smuzhiyun 		return USB_INIT_HOST;
306*4882a593Smuzhiyun 	else
307*4882a593Smuzhiyun 		return usb_phy_mode(port);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun #endif
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #ifdef CONFIG_PWM_IMX
set_pwm_leds(void)312*4882a593Smuzhiyun static int set_pwm_leds(void)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	int ret;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(pwm_led_pads,
317*4882a593Smuzhiyun 					 ARRAY_SIZE(pwm_led_pads));
318*4882a593Smuzhiyun 	/* enable backlight PWM 2, green LED */
319*4882a593Smuzhiyun 	ret = pwm_init(1, 0, 0);
320*4882a593Smuzhiyun 	if (ret)
321*4882a593Smuzhiyun 		goto error;
322*4882a593Smuzhiyun 	/* duty cycle 200ns, period: 8000ns */
323*4882a593Smuzhiyun 	ret = pwm_config(1, 200, 8000);
324*4882a593Smuzhiyun 	if (ret)
325*4882a593Smuzhiyun 		goto error;
326*4882a593Smuzhiyun 	ret = pwm_enable(1);
327*4882a593Smuzhiyun 	if (ret)
328*4882a593Smuzhiyun 		goto error;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* enable backlight PWM 1, blue LED */
331*4882a593Smuzhiyun 	ret = pwm_init(0, 0, 0);
332*4882a593Smuzhiyun 	if (ret)
333*4882a593Smuzhiyun 		goto error;
334*4882a593Smuzhiyun 	/* duty cycle 200ns, period: 8000ns */
335*4882a593Smuzhiyun 	ret = pwm_config(0, 200, 8000);
336*4882a593Smuzhiyun 	if (ret)
337*4882a593Smuzhiyun 		goto error;
338*4882a593Smuzhiyun 	ret = pwm_enable(0);
339*4882a593Smuzhiyun 	if (ret)
340*4882a593Smuzhiyun 		goto error;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	/* enable backlight PWM 6, red LED */
343*4882a593Smuzhiyun 	ret = pwm_init(5, 0, 0);
344*4882a593Smuzhiyun 	if (ret)
345*4882a593Smuzhiyun 		goto error;
346*4882a593Smuzhiyun 	/* duty cycle 200ns, period: 8000ns */
347*4882a593Smuzhiyun 	ret = pwm_config(5, 200, 8000);
348*4882a593Smuzhiyun 	if (ret)
349*4882a593Smuzhiyun 		goto error;
350*4882a593Smuzhiyun 	ret = pwm_enable(5);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun error:
353*4882a593Smuzhiyun 	return ret;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun #else
set_pwm_leds(void)356*4882a593Smuzhiyun static int set_pwm_leds(void)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	return 0;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun #endif
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun #define ADCx_HC0        0x00
363*4882a593Smuzhiyun #define ADCx_HS         0x08
364*4882a593Smuzhiyun #define ADCx_HS_C0      BIT(0)
365*4882a593Smuzhiyun #define ADCx_R0         0x0c
366*4882a593Smuzhiyun #define ADCx_CFG        0x14
367*4882a593Smuzhiyun #define ADCx_CFG_SWMODE 0x308
368*4882a593Smuzhiyun #define ADCx_GC         0x18
369*4882a593Smuzhiyun #define ADCx_GC_CAL     BIT(7)
370*4882a593Smuzhiyun 
read_adc(u32 * val)371*4882a593Smuzhiyun static int read_adc(u32 *val)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	int ret;
374*4882a593Smuzhiyun 	void __iomem *b = map_physmem(ADC1_BASE_ADDR, 0x100, MAP_NOCACHE);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/* use software mode */
377*4882a593Smuzhiyun 	writel(ADCx_CFG_SWMODE, b + ADCx_CFG);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* start auto calibration */
380*4882a593Smuzhiyun 	setbits_le32(b + ADCx_GC, ADCx_GC_CAL);
381*4882a593Smuzhiyun 	ret = wait_for_bit_le32(b + ADCx_GC, ADCx_GC_CAL, ADCx_GC_CAL, 10, 0);
382*4882a593Smuzhiyun 	if (ret)
383*4882a593Smuzhiyun 		goto adc_exit;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* start conversion */
386*4882a593Smuzhiyun 	writel(0, b + ADCx_HC0);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/* wait for conversion */
389*4882a593Smuzhiyun 	ret = wait_for_bit_le32(b + ADCx_HS, ADCx_HS_C0, ADCx_HS_C0, 10, 0);
390*4882a593Smuzhiyun 	if (ret)
391*4882a593Smuzhiyun 		goto adc_exit;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* read result */
394*4882a593Smuzhiyun 	*val = readl(b + ADCx_R0);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun adc_exit:
397*4882a593Smuzhiyun 	if (ret)
398*4882a593Smuzhiyun 		printf("ADC failure (ret=%i)\n", ret);
399*4882a593Smuzhiyun 	unmap_physmem(b, MAP_NOCACHE);
400*4882a593Smuzhiyun 	return ret;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun #define VAL_UPPER	2498
404*4882a593Smuzhiyun #define VAL_LOWER	1550
405*4882a593Smuzhiyun 
set_pin_state(void)406*4882a593Smuzhiyun static int set_pin_state(void)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	u32 val;
409*4882a593Smuzhiyun 	int ret;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	ret = read_adc(&val);
412*4882a593Smuzhiyun 	if (ret)
413*4882a593Smuzhiyun 		return ret;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if (val >= VAL_UPPER)
416*4882a593Smuzhiyun 		env_set("pin_state", "connected");
417*4882a593Smuzhiyun 	else if (val < VAL_UPPER && val > VAL_LOWER)
418*4882a593Smuzhiyun 		env_set("pin_state", "open");
419*4882a593Smuzhiyun 	else
420*4882a593Smuzhiyun 		env_set("pin_state", "button");
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	return ret;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
board_late_init(void)425*4882a593Smuzhiyun int board_late_init(void)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	int ret;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	ret = set_pwm_leds();
430*4882a593Smuzhiyun 	if (ret)
431*4882a593Smuzhiyun 		return ret;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	ret = set_pin_state();
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	return ret;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
board_early_init_f(void)438*4882a593Smuzhiyun int board_early_init_f(void)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	setup_iomux_uart();
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	setup_iomux_usb();
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	return 0;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg[2] = {
448*4882a593Smuzhiyun 	{USDHC4_BASE_ADDR, 0, 8},
449*4882a593Smuzhiyun 	{USDHC2_BASE_ADDR, 0, 4},
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun #define USDHC2_CD_GPIO IMX_GPIO_NR(3, 28)
453*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)454*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	if (cfg->esdhc_base == USDHC4_BASE_ADDR)
459*4882a593Smuzhiyun 		return 1;
460*4882a593Smuzhiyun 	if (cfg->esdhc_base == USDHC2_BASE_ADDR)
461*4882a593Smuzhiyun 		return !gpio_get_value(USDHC2_CD_GPIO);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	return -EINVAL;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)466*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	int ret;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	/*
471*4882a593Smuzhiyun 	 * According to the board_mmc_init() the following map is done:
472*4882a593Smuzhiyun 	 * (U-Boot device node)    (Physical Port)
473*4882a593Smuzhiyun 	 * mmc0                    USDHC4
474*4882a593Smuzhiyun 	 * mmc1                    USDHC2
475*4882a593Smuzhiyun 	 */
476*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(
477*4882a593Smuzhiyun 		usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
478*4882a593Smuzhiyun 	usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(
481*4882a593Smuzhiyun 		usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
482*4882a593Smuzhiyun 	gpio_direction_input(USDHC2_CD_GPIO);
483*4882a593Smuzhiyun 	usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	ret = fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
486*4882a593Smuzhiyun 	if (ret) {
487*4882a593Smuzhiyun 		printf("Warning: failed to initialize USDHC4\n");
488*4882a593Smuzhiyun 		return ret;
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	ret = fsl_esdhc_initialize(bis, &usdhc_cfg[1]);
492*4882a593Smuzhiyun 	if (ret) {
493*4882a593Smuzhiyun 		printf("Warning: failed to initialize USDHC2\n");
494*4882a593Smuzhiyun 		return ret;
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	return 0;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
board_init(void)500*4882a593Smuzhiyun int board_init(void)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	/* Address of boot parameters */
503*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_MXC
506*4882a593Smuzhiyun 	setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
507*4882a593Smuzhiyun #endif
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
checkboard(void)512*4882a593Smuzhiyun int checkboard(void)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	puts("Board: VIN|ING 2000\n");
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	return 0;
517*4882a593Smuzhiyun }
518