xref: /OK3568_Linux_fs/u-boot/board/samsung/trats/trats.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2011 Samsung Electronics
3*4882a593Smuzhiyun  * Heungjun Kim <riverful.kim@samsung.com>
4*4882a593Smuzhiyun  * Kyungmin Park <kyungmin.park@samsung.com>
5*4882a593Smuzhiyun  * Donghwa Lee <dh09.lee@samsung.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <lcd.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/gpio.h>
14*4882a593Smuzhiyun #include <asm/arch/cpu.h>
15*4882a593Smuzhiyun #include <asm/arch/pinmux.h>
16*4882a593Smuzhiyun #include <asm/arch/clock.h>
17*4882a593Smuzhiyun #include <asm/arch/mipi_dsim.h>
18*4882a593Smuzhiyun #include <asm/arch/watchdog.h>
19*4882a593Smuzhiyun #include <asm/arch/power.h>
20*4882a593Smuzhiyun #include <power/pmic.h>
21*4882a593Smuzhiyun #include <usb/dwc2_udc.h>
22*4882a593Smuzhiyun #include <power/max8997_pmic.h>
23*4882a593Smuzhiyun #include <power/max8997_muic.h>
24*4882a593Smuzhiyun #include <power/battery.h>
25*4882a593Smuzhiyun #include <power/max17042_fg.h>
26*4882a593Smuzhiyun #include <power/pmic.h>
27*4882a593Smuzhiyun #include <libtizen.h>
28*4882a593Smuzhiyun #include <usb.h>
29*4882a593Smuzhiyun #include <usb_mass_storage.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "setup.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun unsigned int board_rev;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #ifdef CONFIG_REVISION_TAG
get_board_rev(void)38*4882a593Smuzhiyun u32 get_board_rev(void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	return board_rev;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun #endif
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static void check_hw_revision(void);
45*4882a593Smuzhiyun struct dwc2_plat_otg_data s5pc210_otg_data;
46*4882a593Smuzhiyun 
exynos_init(void)47*4882a593Smuzhiyun int exynos_init(void)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	check_hw_revision();
50*4882a593Smuzhiyun 	printf("HW Revision:\t0x%x\n", board_rev);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #ifndef CONFIG_DM_I2C /* TODO(maintainer): Convert to driver model */
trats_low_power_mode(void)56*4882a593Smuzhiyun static void trats_low_power_mode(void)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	struct exynos4_clock *clk =
59*4882a593Smuzhiyun 	    (struct exynos4_clock *)samsung_get_base_clock();
60*4882a593Smuzhiyun 	struct exynos4_power *pwr =
61*4882a593Smuzhiyun 	    (struct exynos4_power *)samsung_get_base_power();
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	/* Power down CORE1 */
64*4882a593Smuzhiyun 	/* LOCAL_PWR_CFG [1:0] 0x3 EN, 0x0 DIS */
65*4882a593Smuzhiyun 	writel(0x0, &pwr->arm_core1_configuration);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	/* Change the APLL frequency */
68*4882a593Smuzhiyun 	/* ENABLE (1 enable) | LOCKED (1 locked)  */
69*4882a593Smuzhiyun 	/* [31]              | [29]               */
70*4882a593Smuzhiyun 	/* FSEL      | MDIV          | PDIV            | SDIV */
71*4882a593Smuzhiyun 	/* [27]      | [25:16]       | [13:8]          | [2:0]      */
72*4882a593Smuzhiyun 	writel(0xa0c80604, &clk->apll_con0);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* Change CPU0 clock divider */
75*4882a593Smuzhiyun 	/* CORE2_RATIO  | APLL_RATIO   | PCLK_DBG_RATIO | ATB_RATIO  */
76*4882a593Smuzhiyun 	/* [30:28]      | [26:24]      | [22:20]        | [18:16]    */
77*4882a593Smuzhiyun 	/* PERIPH_RATIO | COREM1_RATIO | COREM0_RATIO   | CORE_RATIO */
78*4882a593Smuzhiyun 	/* [14:12]      | [10:8]       | [6:4]          | [2:0]      */
79*4882a593Smuzhiyun 	writel(0x00000100, &clk->div_cpu0);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* CLK_DIV_STAT_CPU0 - wait until clock gets stable (0 = stable) */
82*4882a593Smuzhiyun 	while (readl(&clk->div_stat_cpu0) & 0x1111111)
83*4882a593Smuzhiyun 		continue;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	/* Change clock divider ratio for DMC */
86*4882a593Smuzhiyun 	/* DMCP_RATIO                  | DMCD_RATIO  */
87*4882a593Smuzhiyun 	/* [22:20]                     | [18:16]     */
88*4882a593Smuzhiyun 	/* DMC_RATIO | DPHY_RATIO | ACP_PCLK_RATIO   | ACP_RATIO */
89*4882a593Smuzhiyun 	/* [14:12]   | [10:8]     | [6:4]            | [2:0]     */
90*4882a593Smuzhiyun 	writel(0x13113117, &clk->div_dmc0);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* CLK_DIV_STAT_DMC0 - wait until clock gets stable (0 = stable) */
93*4882a593Smuzhiyun 	while (readl(&clk->div_stat_dmc0) & 0x11111111)
94*4882a593Smuzhiyun 		continue;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* Turn off unnecessary power domains */
97*4882a593Smuzhiyun 	writel(0x0, &pwr->xxti_configuration);	/* XXTI */
98*4882a593Smuzhiyun 	writel(0x0, &pwr->cam_configuration);	/* CAM */
99*4882a593Smuzhiyun 	writel(0x0, &pwr->tv_configuration);    /* TV */
100*4882a593Smuzhiyun 	writel(0x0, &pwr->mfc_configuration);   /* MFC */
101*4882a593Smuzhiyun 	writel(0x0, &pwr->g3d_configuration);   /* G3D */
102*4882a593Smuzhiyun 	writel(0x0, &pwr->gps_configuration);   /* GPS */
103*4882a593Smuzhiyun 	writel(0x0, &pwr->gps_alive_configuration);	/* GPS_ALIVE */
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* Turn off unnecessary clocks */
106*4882a593Smuzhiyun 	writel(0x0, &clk->gate_ip_cam);	/* CAM */
107*4882a593Smuzhiyun 	writel(0x0, &clk->gate_ip_tv);          /* TV */
108*4882a593Smuzhiyun 	writel(0x0, &clk->gate_ip_mfc);	/* MFC */
109*4882a593Smuzhiyun 	writel(0x0, &clk->gate_ip_g3d);	/* G3D */
110*4882a593Smuzhiyun 	writel(0x0, &clk->gate_ip_image);	/* IMAGE */
111*4882a593Smuzhiyun 	writel(0x0, &clk->gate_ip_gps);	/* GPS */
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun #endif
114*4882a593Smuzhiyun 
exynos_power_init(void)115*4882a593Smuzhiyun int exynos_power_init(void)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun #ifndef CONFIG_DM_I2C /* TODO(maintainer): Convert to driver model */
118*4882a593Smuzhiyun 	int chrg, ret;
119*4882a593Smuzhiyun 	struct power_battery *pb;
120*4882a593Smuzhiyun 	struct pmic *p_fg, *p_chrg, *p_muic, *p_bat;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/*
123*4882a593Smuzhiyun 	 * For PMIC/MUIC the I2C bus is named as I2C5, but it is connected
124*4882a593Smuzhiyun 	 * to logical I2C adapter 0
125*4882a593Smuzhiyun 	 *
126*4882a593Smuzhiyun 	 * The FUEL_GAUGE is marked as I2C9 on the schematic, but connected
127*4882a593Smuzhiyun 	 * to logical I2C adapter 1
128*4882a593Smuzhiyun 	 */
129*4882a593Smuzhiyun 	ret = power_fg_init(I2C_9);
130*4882a593Smuzhiyun 	ret |= power_muic_init(I2C_5);
131*4882a593Smuzhiyun 	ret |= power_bat_init(0);
132*4882a593Smuzhiyun 	if (ret)
133*4882a593Smuzhiyun 		return ret;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	p_fg = pmic_get("MAX17042_FG");
136*4882a593Smuzhiyun 	if (!p_fg) {
137*4882a593Smuzhiyun 		puts("MAX17042_FG: Not found\n");
138*4882a593Smuzhiyun 		return -ENODEV;
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	p_chrg = pmic_get("MAX8997_PMIC");
142*4882a593Smuzhiyun 	if (!p_chrg) {
143*4882a593Smuzhiyun 		puts("MAX8997_PMIC: Not found\n");
144*4882a593Smuzhiyun 		return -ENODEV;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	p_muic = pmic_get("MAX8997_MUIC");
148*4882a593Smuzhiyun 	if (!p_muic) {
149*4882a593Smuzhiyun 		puts("MAX8997_MUIC: Not found\n");
150*4882a593Smuzhiyun 		return -ENODEV;
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	p_bat = pmic_get("BAT_TRATS");
154*4882a593Smuzhiyun 	if (!p_bat) {
155*4882a593Smuzhiyun 		puts("BAT_TRATS: Not found\n");
156*4882a593Smuzhiyun 		return -ENODEV;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	p_fg->parent =  p_bat;
160*4882a593Smuzhiyun 	p_chrg->parent = p_bat;
161*4882a593Smuzhiyun 	p_muic->parent = p_bat;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	p_bat->low_power_mode = trats_low_power_mode;
164*4882a593Smuzhiyun 	p_bat->pbat->battery_init(p_bat, p_fg, p_chrg, p_muic);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	pb = p_bat->pbat;
167*4882a593Smuzhiyun 	chrg = p_muic->chrg->chrg_type(p_muic);
168*4882a593Smuzhiyun 	debug("CHARGER TYPE: %d\n", chrg);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	if (!p_chrg->chrg->chrg_bat_present(p_chrg)) {
171*4882a593Smuzhiyun 		puts("No battery detected\n");
172*4882a593Smuzhiyun 		return 0;
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	p_fg->fg->fg_battery_check(p_fg, p_bat);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	if (pb->bat->state == CHARGE && chrg == CHARGER_USB)
178*4882a593Smuzhiyun 		puts("CHARGE Battery !\n");
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
get_hw_revision(void)184*4882a593Smuzhiyun static unsigned int get_hw_revision(void)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	int hwrev = 0;
187*4882a593Smuzhiyun 	char str[10];
188*4882a593Smuzhiyun 	int i;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* hw_rev[3:0] == GPE1[3:0] */
191*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
192*4882a593Smuzhiyun 		int pin = i + EXYNOS4_GPIO_E10;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 		sprintf(str, "hw_rev%d", i);
195*4882a593Smuzhiyun 		gpio_request(pin, str);
196*4882a593Smuzhiyun 		gpio_cfg_pin(pin, S5P_GPIO_INPUT);
197*4882a593Smuzhiyun 		gpio_set_pull(pin, S5P_GPIO_PULL_NONE);
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	udelay(1);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
203*4882a593Smuzhiyun 		hwrev |= (gpio_get_value(EXYNOS4_GPIO_E10 + i) << i);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	debug("hwrev 0x%x\n", hwrev);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	return hwrev;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
check_hw_revision(void)210*4882a593Smuzhiyun static void check_hw_revision(void)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	int hwrev;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	hwrev = get_hw_revision();
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	board_rev |= hwrev;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #ifdef CONFIG_USB_GADGET
s5pc210_phy_control(int on)221*4882a593Smuzhiyun static int s5pc210_phy_control(int on)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	struct udevice *dev;
224*4882a593Smuzhiyun 	int reg, ret;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	ret = pmic_get("max8997-pmic", &dev);
227*4882a593Smuzhiyun 	if (ret)
228*4882a593Smuzhiyun 		return ret;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	if (on) {
231*4882a593Smuzhiyun 		reg = pmic_reg_read(dev, MAX8997_REG_SAFEOUTCTRL);
232*4882a593Smuzhiyun 		reg |= ENSAFEOUT1;
233*4882a593Smuzhiyun 		ret = pmic_reg_write(dev, MAX8997_REG_SAFEOUTCTRL, reg);
234*4882a593Smuzhiyun 		if (ret) {
235*4882a593Smuzhiyun 			puts("MAX8997 setting error!\n");
236*4882a593Smuzhiyun 			return ret;
237*4882a593Smuzhiyun 		}
238*4882a593Smuzhiyun 		reg = pmic_reg_read(dev, MAX8997_REG_LDO3CTRL);
239*4882a593Smuzhiyun 		reg |= EN_LDO;
240*4882a593Smuzhiyun 		ret = pmic_reg_write(dev, MAX8997_REG_LDO3CTRL, reg);
241*4882a593Smuzhiyun 		if (ret) {
242*4882a593Smuzhiyun 			puts("MAX8997 setting error!\n");
243*4882a593Smuzhiyun 			return ret;
244*4882a593Smuzhiyun 		}
245*4882a593Smuzhiyun 		reg = pmic_reg_read(dev, MAX8997_REG_LDO8CTRL);
246*4882a593Smuzhiyun 		reg |= EN_LDO;
247*4882a593Smuzhiyun 		ret = pmic_reg_write(dev, MAX8997_REG_LDO8CTRL, reg);
248*4882a593Smuzhiyun 		if (ret) {
249*4882a593Smuzhiyun 			puts("MAX8997 setting error!\n");
250*4882a593Smuzhiyun 			return ret;
251*4882a593Smuzhiyun 		}
252*4882a593Smuzhiyun 	} else {
253*4882a593Smuzhiyun 		reg = pmic_reg_read(dev, MAX8997_REG_LDO8CTRL);
254*4882a593Smuzhiyun 		reg &= DIS_LDO;
255*4882a593Smuzhiyun 		ret = pmic_reg_write(dev, MAX8997_REG_LDO8CTRL, reg);
256*4882a593Smuzhiyun 		if (ret) {
257*4882a593Smuzhiyun 			puts("MAX8997 setting error!\n");
258*4882a593Smuzhiyun 			return ret;
259*4882a593Smuzhiyun 		}
260*4882a593Smuzhiyun 		reg = pmic_reg_read(dev, MAX8997_REG_LDO3CTRL);
261*4882a593Smuzhiyun 		reg &= DIS_LDO;
262*4882a593Smuzhiyun 		ret = pmic_reg_write(dev, MAX8997_REG_LDO3CTRL, reg);
263*4882a593Smuzhiyun 		if (ret) {
264*4882a593Smuzhiyun 			puts("MAX8997 setting error!\n");
265*4882a593Smuzhiyun 			return ret;
266*4882a593Smuzhiyun 		}
267*4882a593Smuzhiyun 		reg = pmic_reg_read(dev, MAX8997_REG_SAFEOUTCTRL);
268*4882a593Smuzhiyun 		reg &= ~ENSAFEOUT1;
269*4882a593Smuzhiyun 		ret = pmic_reg_write(dev, MAX8997_REG_SAFEOUTCTRL, reg);
270*4882a593Smuzhiyun 		if (ret) {
271*4882a593Smuzhiyun 			puts("MAX8997 setting error!\n");
272*4882a593Smuzhiyun 			return ret;
273*4882a593Smuzhiyun 		}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	return 0;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun struct dwc2_plat_otg_data s5pc210_otg_data = {
281*4882a593Smuzhiyun 	.phy_control	= s5pc210_phy_control,
282*4882a593Smuzhiyun 	.regs_phy	= EXYNOS4_USBPHY_BASE,
283*4882a593Smuzhiyun 	.regs_otg	= EXYNOS4_USBOTG_BASE,
284*4882a593Smuzhiyun 	.usb_phy_ctrl	= EXYNOS4_USBPHY_CONTROL,
285*4882a593Smuzhiyun 	.usb_flags	= PHY0_SLEEP,
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
board_usb_init(int index,enum usb_init_type init)288*4882a593Smuzhiyun int board_usb_init(int index, enum usb_init_type init)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	debug("USB_udc_probe\n");
291*4882a593Smuzhiyun 	return dwc2_udc_probe(&s5pc210_otg_data);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
g_dnl_board_usb_cable_connected(void)294*4882a593Smuzhiyun int g_dnl_board_usb_cable_connected(void)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun #ifndef CONFIG_DM_I2C /* TODO(maintainer): Convert to driver model */
297*4882a593Smuzhiyun 	struct pmic *muic = pmic_get("MAX8997_MUIC");
298*4882a593Smuzhiyun 	if (!muic)
299*4882a593Smuzhiyun 		return 0;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return !!muic->chrg->chrg_type(muic);
302*4882a593Smuzhiyun #else
303*4882a593Smuzhiyun 	return false;
304*4882a593Smuzhiyun #endif
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun #endif
308*4882a593Smuzhiyun 
pmic_reset(void)309*4882a593Smuzhiyun static void pmic_reset(void)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	gpio_direction_output(EXYNOS4_GPIO_X07, 1);
312*4882a593Smuzhiyun 	gpio_set_pull(EXYNOS4_GPIO_X27, S5P_GPIO_PULL_NONE);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
board_clock_init(void)315*4882a593Smuzhiyun static void board_clock_init(void)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct exynos4_clock *clk =
318*4882a593Smuzhiyun 		(struct exynos4_clock *)samsung_get_base_clock();
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	writel(CLK_SRC_CPU_VAL, (unsigned int)&clk->src_cpu);
321*4882a593Smuzhiyun 	writel(CLK_SRC_TOP0_VAL, (unsigned int)&clk->src_top0);
322*4882a593Smuzhiyun 	writel(CLK_SRC_FSYS_VAL, (unsigned int)&clk->src_fsys);
323*4882a593Smuzhiyun 	writel(CLK_SRC_PERIL0_VAL, (unsigned int)&clk->src_peril0);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	writel(CLK_DIV_CPU0_VAL, (unsigned int)&clk->div_cpu0);
326*4882a593Smuzhiyun 	writel(CLK_DIV_CPU1_VAL, (unsigned int)&clk->div_cpu1);
327*4882a593Smuzhiyun 	writel(CLK_DIV_DMC0_VAL, (unsigned int)&clk->div_dmc0);
328*4882a593Smuzhiyun 	writel(CLK_DIV_DMC1_VAL, (unsigned int)&clk->div_dmc1);
329*4882a593Smuzhiyun 	writel(CLK_DIV_LEFTBUS_VAL, (unsigned int)&clk->div_leftbus);
330*4882a593Smuzhiyun 	writel(CLK_DIV_RIGHTBUS_VAL, (unsigned int)&clk->div_rightbus);
331*4882a593Smuzhiyun 	writel(CLK_DIV_TOP_VAL, (unsigned int)&clk->div_top);
332*4882a593Smuzhiyun 	writel(CLK_DIV_FSYS1_VAL, (unsigned int)&clk->div_fsys1);
333*4882a593Smuzhiyun 	writel(CLK_DIV_FSYS2_VAL, (unsigned int)&clk->div_fsys2);
334*4882a593Smuzhiyun 	writel(CLK_DIV_FSYS3_VAL, (unsigned int)&clk->div_fsys3);
335*4882a593Smuzhiyun 	writel(CLK_DIV_PERIL0_VAL, (unsigned int)&clk->div_peril0);
336*4882a593Smuzhiyun 	writel(CLK_DIV_PERIL3_VAL, (unsigned int)&clk->div_peril3);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	writel(PLL_LOCKTIME, (unsigned int)&clk->apll_lock);
339*4882a593Smuzhiyun 	writel(PLL_LOCKTIME, (unsigned int)&clk->mpll_lock);
340*4882a593Smuzhiyun 	writel(PLL_LOCKTIME, (unsigned int)&clk->epll_lock);
341*4882a593Smuzhiyun 	writel(PLL_LOCKTIME, (unsigned int)&clk->vpll_lock);
342*4882a593Smuzhiyun 	writel(APLL_CON1_VAL, (unsigned int)&clk->apll_con1);
343*4882a593Smuzhiyun 	writel(APLL_CON0_VAL, (unsigned int)&clk->apll_con0);
344*4882a593Smuzhiyun 	writel(MPLL_CON1_VAL, (unsigned int)&clk->mpll_con1);
345*4882a593Smuzhiyun 	writel(MPLL_CON0_VAL, (unsigned int)&clk->mpll_con0);
346*4882a593Smuzhiyun 	writel(EPLL_CON1_VAL, (unsigned int)&clk->epll_con1);
347*4882a593Smuzhiyun 	writel(EPLL_CON0_VAL, (unsigned int)&clk->epll_con0);
348*4882a593Smuzhiyun 	writel(VPLL_CON1_VAL, (unsigned int)&clk->vpll_con1);
349*4882a593Smuzhiyun 	writel(VPLL_CON0_VAL, (unsigned int)&clk->vpll_con0);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	writel(CLK_GATE_IP_CAM_VAL, (unsigned int)&clk->gate_ip_cam);
352*4882a593Smuzhiyun 	writel(CLK_GATE_IP_VP_VAL, (unsigned int)&clk->gate_ip_tv);
353*4882a593Smuzhiyun 	writel(CLK_GATE_IP_MFC_VAL, (unsigned int)&clk->gate_ip_mfc);
354*4882a593Smuzhiyun 	writel(CLK_GATE_IP_G3D_VAL, (unsigned int)&clk->gate_ip_g3d);
355*4882a593Smuzhiyun 	writel(CLK_GATE_IP_IMAGE_VAL, (unsigned int)&clk->gate_ip_image);
356*4882a593Smuzhiyun 	writel(CLK_GATE_IP_LCD0_VAL, (unsigned int)&clk->gate_ip_lcd0);
357*4882a593Smuzhiyun 	writel(CLK_GATE_IP_LCD1_VAL, (unsigned int)&clk->gate_ip_lcd1);
358*4882a593Smuzhiyun 	writel(CLK_GATE_IP_FSYS_VAL, (unsigned int)&clk->gate_ip_fsys);
359*4882a593Smuzhiyun 	writel(CLK_GATE_IP_GPS_VAL, (unsigned int)&clk->gate_ip_gps);
360*4882a593Smuzhiyun 	writel(CLK_GATE_IP_PERIL_VAL, (unsigned int)&clk->gate_ip_peril);
361*4882a593Smuzhiyun 	writel(CLK_GATE_IP_PERIR_VAL, (unsigned int)&clk->gate_ip_perir);
362*4882a593Smuzhiyun 	writel(CLK_GATE_BLOCK_VAL, (unsigned int)&clk->gate_block);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
board_power_init(void)365*4882a593Smuzhiyun static void board_power_init(void)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	struct exynos4_power *pwr =
368*4882a593Smuzhiyun 		(struct exynos4_power *)samsung_get_base_power();
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	/* PS HOLD */
371*4882a593Smuzhiyun 	writel(EXYNOS4_PS_HOLD_CON_VAL, (unsigned int)&pwr->ps_hold_control);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* Set power down */
374*4882a593Smuzhiyun 	writel(0, (unsigned int)&pwr->cam_configuration);
375*4882a593Smuzhiyun 	writel(0, (unsigned int)&pwr->tv_configuration);
376*4882a593Smuzhiyun 	writel(0, (unsigned int)&pwr->mfc_configuration);
377*4882a593Smuzhiyun 	writel(0, (unsigned int)&pwr->g3d_configuration);
378*4882a593Smuzhiyun 	writel(0, (unsigned int)&pwr->lcd1_configuration);
379*4882a593Smuzhiyun 	writel(0, (unsigned int)&pwr->gps_configuration);
380*4882a593Smuzhiyun 	writel(0, (unsigned int)&pwr->gps_alive_configuration);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/* It is necessary to power down core 1 */
383*4882a593Smuzhiyun 	/* to successfully boot CPU1 in kernel */
384*4882a593Smuzhiyun 	writel(0, (unsigned int)&pwr->arm_core1_configuration);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
exynos_uart_init(void)387*4882a593Smuzhiyun static void exynos_uart_init(void)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	/* UART_SEL GPY4[7] (part2) at EXYNOS4 */
390*4882a593Smuzhiyun 	gpio_request(EXYNOS4_GPIO_Y47, "uart_sel");
391*4882a593Smuzhiyun 	gpio_set_pull(EXYNOS4_GPIO_Y47, S5P_GPIO_PULL_UP);
392*4882a593Smuzhiyun 	gpio_direction_output(EXYNOS4_GPIO_Y47, 1);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
exynos_early_init_f(void)395*4882a593Smuzhiyun int exynos_early_init_f(void)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	wdt_stop();
398*4882a593Smuzhiyun 	pmic_reset();
399*4882a593Smuzhiyun 	board_clock_init();
400*4882a593Smuzhiyun 	exynos_uart_init();
401*4882a593Smuzhiyun 	board_power_init();
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	return 0;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun 
exynos_reset_lcd(void)406*4882a593Smuzhiyun void exynos_reset_lcd(void)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	gpio_request(EXYNOS4_GPIO_Y45, "lcd_reset");
409*4882a593Smuzhiyun 	gpio_direction_output(EXYNOS4_GPIO_Y45, 1);
410*4882a593Smuzhiyun 	udelay(10000);
411*4882a593Smuzhiyun 	gpio_direction_output(EXYNOS4_GPIO_Y45, 0);
412*4882a593Smuzhiyun 	udelay(10000);
413*4882a593Smuzhiyun 	gpio_direction_output(EXYNOS4_GPIO_Y45, 1);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
lcd_power(void)416*4882a593Smuzhiyun int lcd_power(void)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun #ifndef CONFIG_DM_I2C /* TODO(maintainer): Convert to driver model */
419*4882a593Smuzhiyun 	int ret = 0;
420*4882a593Smuzhiyun 	struct pmic *p = pmic_get("MAX8997_PMIC");
421*4882a593Smuzhiyun 	if (!p)
422*4882a593Smuzhiyun 		return -ENODEV;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	if (pmic_probe(p))
425*4882a593Smuzhiyun 		return 0;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	/* LDO15 voltage: 2.2v */
428*4882a593Smuzhiyun 	ret |= pmic_reg_write(p, MAX8997_REG_LDO15CTRL, 0x1c | EN_LDO);
429*4882a593Smuzhiyun 	/* LDO13 voltage: 3.0v */
430*4882a593Smuzhiyun 	ret |= pmic_reg_write(p, MAX8997_REG_LDO13CTRL, 0x2c | EN_LDO);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	if (ret) {
433*4882a593Smuzhiyun 		puts("MAX8997 LDO setting error!\n");
434*4882a593Smuzhiyun 		return -1;
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun #endif
437*4882a593Smuzhiyun 	return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
mipi_power(void)440*4882a593Smuzhiyun int mipi_power(void)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun #ifndef CONFIG_DM_I2C /* TODO(maintainer): Convert to driver model */
443*4882a593Smuzhiyun 	int ret = 0;
444*4882a593Smuzhiyun 	struct pmic *p = pmic_get("MAX8997_PMIC");
445*4882a593Smuzhiyun 	if (!p)
446*4882a593Smuzhiyun 		return -ENODEV;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	if (pmic_probe(p))
449*4882a593Smuzhiyun 		return 0;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	/* LDO3 voltage: 1.1v */
452*4882a593Smuzhiyun 	ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, 0x6 | EN_LDO);
453*4882a593Smuzhiyun 	/* LDO4 voltage: 1.8v */
454*4882a593Smuzhiyun 	ret |= pmic_reg_write(p, MAX8997_REG_LDO4CTRL, 0x14 | EN_LDO);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	if (ret) {
457*4882a593Smuzhiyun 		puts("MAX8997 LDO setting error!\n");
458*4882a593Smuzhiyun 		return -1;
459*4882a593Smuzhiyun 	}
460*4882a593Smuzhiyun #endif
461*4882a593Smuzhiyun 	return 0;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun #ifdef CONFIG_LCD
exynos_lcd_misc_init(vidinfo_t * vid)465*4882a593Smuzhiyun void exynos_lcd_misc_init(vidinfo_t *vid)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun #ifdef CONFIG_TIZEN
468*4882a593Smuzhiyun 	get_tizen_logo_info(vid);
469*4882a593Smuzhiyun #endif
470*4882a593Smuzhiyun #ifdef CONFIG_S6E8AX0
471*4882a593Smuzhiyun 	s6e8ax0_init();
472*4882a593Smuzhiyun 	env_set("lcdinfo", "lcd=s6e8ax0");
473*4882a593Smuzhiyun #endif
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun #endif
476