1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2014 Samsung Electronics
3*4882a593Smuzhiyun * Przemyslaw Marczak <p.marczak@samsung.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/arch/pinmux.h>
10*4882a593Smuzhiyun #include <asm/arch/power.h>
11*4882a593Smuzhiyun #include <asm/arch/clock.h>
12*4882a593Smuzhiyun #include <asm/arch/gpio.h>
13*4882a593Smuzhiyun #include <asm/gpio.h>
14*4882a593Smuzhiyun #include <asm/arch/cpu.h>
15*4882a593Smuzhiyun #include <dm.h>
16*4882a593Smuzhiyun #include <power/pmic.h>
17*4882a593Smuzhiyun #include <power/regulator.h>
18*4882a593Smuzhiyun #include <power/max77686_pmic.h>
19*4882a593Smuzhiyun #include <errno.h>
20*4882a593Smuzhiyun #include <mmc.h>
21*4882a593Smuzhiyun #include <usb.h>
22*4882a593Smuzhiyun #include <usb/dwc2_udc.h>
23*4882a593Smuzhiyun #include <samsung/misc.h>
24*4882a593Smuzhiyun #include "setup.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #ifdef CONFIG_BOARD_TYPES
29*4882a593Smuzhiyun /* Odroid board types */
30*4882a593Smuzhiyun enum {
31*4882a593Smuzhiyun ODROID_TYPE_U3,
32*4882a593Smuzhiyun ODROID_TYPE_X2,
33*4882a593Smuzhiyun ODROID_TYPES,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
set_board_type(void)36*4882a593Smuzhiyun void set_board_type(void)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun /* Set GPA1 pin 1 to HI - enable XCL205 output */
39*4882a593Smuzhiyun writel(XCL205_EN_GPIO_CON_CFG, XCL205_EN_GPIO_CON);
40*4882a593Smuzhiyun writel(XCL205_EN_GPIO_DAT_CFG, XCL205_EN_GPIO_CON + 0x4);
41*4882a593Smuzhiyun writel(XCL205_EN_GPIO_PUD_CFG, XCL205_EN_GPIO_CON + 0x8);
42*4882a593Smuzhiyun writel(XCL205_EN_GPIO_DRV_CFG, XCL205_EN_GPIO_CON + 0xc);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* Set GPC1 pin 2 to IN - check XCL205 output state */
45*4882a593Smuzhiyun writel(XCL205_STATE_GPIO_CON_CFG, XCL205_STATE_GPIO_CON);
46*4882a593Smuzhiyun writel(XCL205_STATE_GPIO_PUD_CFG, XCL205_STATE_GPIO_CON + 0x8);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* XCL205 - needs some latch time */
49*4882a593Smuzhiyun sdelay(200000);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* Check GPC1 pin2 - LED supplied by XCL205 - X2 only */
52*4882a593Smuzhiyun if (readl(XCL205_STATE_GPIO_DAT) & (1 << XCL205_STATE_GPIO_PIN))
53*4882a593Smuzhiyun gd->board_type = ODROID_TYPE_X2;
54*4882a593Smuzhiyun else
55*4882a593Smuzhiyun gd->board_type = ODROID_TYPE_U3;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
get_board_type(void)58*4882a593Smuzhiyun const char *get_board_type(void)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun const char *board_type[] = {"u3", "x2"};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun return board_type[gd->board_type];
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #ifdef CONFIG_SET_DFU_ALT_INFO
get_dfu_alt_system(char * interface,char * devstr)67*4882a593Smuzhiyun char *get_dfu_alt_system(char *interface, char *devstr)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun return env_get("dfu_alt_system");
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
get_dfu_alt_boot(char * interface,char * devstr)72*4882a593Smuzhiyun char *get_dfu_alt_boot(char *interface, char *devstr)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun struct mmc *mmc;
75*4882a593Smuzhiyun char *alt_boot;
76*4882a593Smuzhiyun int dev_num;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun dev_num = simple_strtoul(devstr, NULL, 10);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun mmc = find_mmc_device(dev_num);
81*4882a593Smuzhiyun if (!mmc)
82*4882a593Smuzhiyun return NULL;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun if (mmc_init(mmc))
85*4882a593Smuzhiyun return NULL;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun alt_boot = IS_SD(mmc) ? CONFIG_DFU_ALT_BOOT_SD :
88*4882a593Smuzhiyun CONFIG_DFU_ALT_BOOT_EMMC;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return alt_boot;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun #endif
93*4882a593Smuzhiyun
board_clock_init(void)94*4882a593Smuzhiyun static void board_clock_init(void)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun unsigned int set, clr, clr_src_cpu, clr_pll_con0, clr_src_dmc;
97*4882a593Smuzhiyun struct exynos4x12_clock *clk = (struct exynos4x12_clock *)
98*4882a593Smuzhiyun samsung_get_base_clock();
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun * CMU_CPU clocks src to MPLL
102*4882a593Smuzhiyun * Bit values: 0 ; 1
103*4882a593Smuzhiyun * MUX_APLL_SEL: FIN_PLL ; FOUT_APLL
104*4882a593Smuzhiyun * MUX_CORE_SEL: MOUT_APLL ; SCLK_MPLL
105*4882a593Smuzhiyun * MUX_HPM_SEL: MOUT_APLL ; SCLK_MPLL_USER_C
106*4882a593Smuzhiyun * MUX_MPLL_USER_SEL_C: FIN_PLL ; SCLK_MPLL
107*4882a593Smuzhiyun */
108*4882a593Smuzhiyun clr_src_cpu = MUX_APLL_SEL(1) | MUX_CORE_SEL(1) |
109*4882a593Smuzhiyun MUX_HPM_SEL(1) | MUX_MPLL_USER_SEL_C(1);
110*4882a593Smuzhiyun set = MUX_APLL_SEL(0) | MUX_CORE_SEL(1) | MUX_HPM_SEL(1) |
111*4882a593Smuzhiyun MUX_MPLL_USER_SEL_C(1);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun clrsetbits_le32(&clk->src_cpu, clr_src_cpu, set);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* Wait for mux change */
116*4882a593Smuzhiyun while (readl(&clk->mux_stat_cpu) & MUX_STAT_CPU_CHANGING)
117*4882a593Smuzhiyun continue;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* Set APLL to 1000MHz */
120*4882a593Smuzhiyun clr_pll_con0 = SDIV(7) | PDIV(63) | MDIV(1023) | FSEL(1);
121*4882a593Smuzhiyun set = SDIV(0) | PDIV(3) | MDIV(125) | FSEL(1);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun clrsetbits_le32(&clk->apll_con0, clr_pll_con0, set);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Wait for PLL to be locked */
126*4882a593Smuzhiyun while (!(readl(&clk->apll_con0) & PLL_LOCKED_BIT))
127*4882a593Smuzhiyun continue;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Set CMU_CPU clocks src to APLL */
130*4882a593Smuzhiyun set = MUX_APLL_SEL(1) | MUX_CORE_SEL(0) | MUX_HPM_SEL(0) |
131*4882a593Smuzhiyun MUX_MPLL_USER_SEL_C(1);
132*4882a593Smuzhiyun clrsetbits_le32(&clk->src_cpu, clr_src_cpu, set);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* Wait for mux change */
135*4882a593Smuzhiyun while (readl(&clk->mux_stat_cpu) & MUX_STAT_CPU_CHANGING)
136*4882a593Smuzhiyun continue;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun set = CORE_RATIO(0) | COREM0_RATIO(2) | COREM1_RATIO(5) |
139*4882a593Smuzhiyun PERIPH_RATIO(0) | ATB_RATIO(4) | PCLK_DBG_RATIO(1) |
140*4882a593Smuzhiyun APLL_RATIO(0) | CORE2_RATIO(0);
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun * Set dividers for MOUTcore = 1000 MHz
143*4882a593Smuzhiyun * coreout = MOUT / (ratio + 1) = 1000 MHz (0)
144*4882a593Smuzhiyun * corem0 = armclk / (ratio + 1) = 333 MHz (2)
145*4882a593Smuzhiyun * corem1 = armclk / (ratio + 1) = 166 MHz (5)
146*4882a593Smuzhiyun * periph = armclk / (ratio + 1) = 1000 MHz (0)
147*4882a593Smuzhiyun * atbout = MOUT / (ratio + 1) = 200 MHz (4)
148*4882a593Smuzhiyun * pclkdbgout = atbout / (ratio + 1) = 100 MHz (1)
149*4882a593Smuzhiyun * sclkapll = MOUTapll / (ratio + 1) = 1000 MHz (0)
150*4882a593Smuzhiyun * core2out = core_out / (ratio + 1) = 1000 MHz (0) (armclk)
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun clr = CORE_RATIO(7) | COREM0_RATIO(7) | COREM1_RATIO(7) |
153*4882a593Smuzhiyun PERIPH_RATIO(7) | ATB_RATIO(7) | PCLK_DBG_RATIO(7) |
154*4882a593Smuzhiyun APLL_RATIO(7) | CORE2_RATIO(7);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun clrsetbits_le32(&clk->div_cpu0, clr, set);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Wait for divider ready status */
159*4882a593Smuzhiyun while (readl(&clk->div_stat_cpu0) & DIV_STAT_CPU0_CHANGING)
160*4882a593Smuzhiyun continue;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /*
163*4882a593Smuzhiyun * For MOUThpm = 1000 MHz (MOUTapll)
164*4882a593Smuzhiyun * doutcopy = MOUThpm / (ratio + 1) = 200 (4)
165*4882a593Smuzhiyun * sclkhpm = doutcopy / (ratio + 1) = 200 (4)
166*4882a593Smuzhiyun * cores_out = armclk / (ratio + 1) = 200 (4)
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun clr = COPY_RATIO(7) | HPM_RATIO(7) | CORES_RATIO(7);
169*4882a593Smuzhiyun set = COPY_RATIO(4) | HPM_RATIO(4) | CORES_RATIO(4);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun clrsetbits_le32(&clk->div_cpu1, clr, set);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* Wait for divider ready status */
174*4882a593Smuzhiyun while (readl(&clk->div_stat_cpu1) & DIV_STAT_CPU1_CHANGING)
175*4882a593Smuzhiyun continue;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun * Set CMU_DMC clocks src to APLL
179*4882a593Smuzhiyun * Bit values: 0 ; 1
180*4882a593Smuzhiyun * MUX_C2C_SEL: SCLKMPLL ; SCLKAPLL
181*4882a593Smuzhiyun * MUX_DMC_BUS_SEL: SCLKMPLL ; SCLKAPLL
182*4882a593Smuzhiyun * MUX_DPHY_SEL: SCLKMPLL ; SCLKAPLL
183*4882a593Smuzhiyun * MUX_MPLL_SEL: FINPLL ; MOUT_MPLL_FOUT
184*4882a593Smuzhiyun * MUX_PWI_SEL: 0110 (MPLL); 0111 (EPLL); 1000 (VPLL); 0(XXTI)
185*4882a593Smuzhiyun * MUX_G2D_ACP0_SEL: SCLKMPLL ; SCLKAPLL
186*4882a593Smuzhiyun * MUX_G2D_ACP1_SEL: SCLKEPLL ; SCLKVPLL
187*4882a593Smuzhiyun * MUX_G2D_ACP_SEL: OUT_ACP0 ; OUT_ACP1
188*4882a593Smuzhiyun */
189*4882a593Smuzhiyun clr_src_dmc = MUX_C2C_SEL(1) | MUX_DMC_BUS_SEL(1) |
190*4882a593Smuzhiyun MUX_DPHY_SEL(1) | MUX_MPLL_SEL(1) |
191*4882a593Smuzhiyun MUX_PWI_SEL(15) | MUX_G2D_ACP0_SEL(1) |
192*4882a593Smuzhiyun MUX_G2D_ACP1_SEL(1) | MUX_G2D_ACP_SEL(1);
193*4882a593Smuzhiyun set = MUX_C2C_SEL(1) | MUX_DMC_BUS_SEL(1) | MUX_DPHY_SEL(1) |
194*4882a593Smuzhiyun MUX_MPLL_SEL(0) | MUX_PWI_SEL(0) | MUX_G2D_ACP0_SEL(1) |
195*4882a593Smuzhiyun MUX_G2D_ACP1_SEL(1) | MUX_G2D_ACP_SEL(1);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun clrsetbits_le32(&clk->src_dmc, clr_src_dmc, set);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Wait for mux change */
200*4882a593Smuzhiyun while (readl(&clk->mux_stat_dmc) & MUX_STAT_DMC_CHANGING)
201*4882a593Smuzhiyun continue;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* Set MPLL to 800MHz */
204*4882a593Smuzhiyun set = SDIV(0) | PDIV(3) | MDIV(100) | FSEL(0) | PLL_ENABLE(1);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun clrsetbits_le32(&clk->mpll_con0, clr_pll_con0, set);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Wait for PLL to be locked */
209*4882a593Smuzhiyun while (!(readl(&clk->mpll_con0) & PLL_LOCKED_BIT))
210*4882a593Smuzhiyun continue;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Switch back CMU_DMC mux */
213*4882a593Smuzhiyun set = MUX_C2C_SEL(0) | MUX_DMC_BUS_SEL(0) | MUX_DPHY_SEL(0) |
214*4882a593Smuzhiyun MUX_MPLL_SEL(1) | MUX_PWI_SEL(8) | MUX_G2D_ACP0_SEL(0) |
215*4882a593Smuzhiyun MUX_G2D_ACP1_SEL(0) | MUX_G2D_ACP_SEL(0);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun clrsetbits_le32(&clk->src_dmc, clr_src_dmc, set);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Wait for mux change */
220*4882a593Smuzhiyun while (readl(&clk->mux_stat_dmc) & MUX_STAT_DMC_CHANGING)
221*4882a593Smuzhiyun continue;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* CLK_DIV_DMC0 */
224*4882a593Smuzhiyun clr = ACP_RATIO(7) | ACP_PCLK_RATIO(7) | DPHY_RATIO(7) |
225*4882a593Smuzhiyun DMC_RATIO(7) | DMCD_RATIO(7) | DMCP_RATIO(7);
226*4882a593Smuzhiyun /*
227*4882a593Smuzhiyun * For:
228*4882a593Smuzhiyun * MOUTdmc = 800 MHz
229*4882a593Smuzhiyun * MOUTdphy = 800 MHz
230*4882a593Smuzhiyun *
231*4882a593Smuzhiyun * aclk_acp = MOUTdmc / (ratio + 1) = 200 (3)
232*4882a593Smuzhiyun * pclk_acp = aclk_acp / (ratio + 1) = 100 (1)
233*4882a593Smuzhiyun * sclk_dphy = MOUTdphy / (ratio + 1) = 400 (1)
234*4882a593Smuzhiyun * sclk_dmc = MOUTdmc / (ratio + 1) = 400 (1)
235*4882a593Smuzhiyun * aclk_dmcd = sclk_dmc / (ratio + 1) = 200 (1)
236*4882a593Smuzhiyun * aclk_dmcp = aclk_dmcd / (ratio + 1) = 100 (1)
237*4882a593Smuzhiyun */
238*4882a593Smuzhiyun set = ACP_RATIO(3) | ACP_PCLK_RATIO(1) | DPHY_RATIO(1) |
239*4882a593Smuzhiyun DMC_RATIO(1) | DMCD_RATIO(1) | DMCP_RATIO(1);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun clrsetbits_le32(&clk->div_dmc0, clr, set);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* Wait for divider ready status */
244*4882a593Smuzhiyun while (readl(&clk->div_stat_dmc0) & DIV_STAT_DMC0_CHANGING)
245*4882a593Smuzhiyun continue;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* CLK_DIV_DMC1 */
248*4882a593Smuzhiyun clr = G2D_ACP_RATIO(15) | C2C_RATIO(7) | PWI_RATIO(15) |
249*4882a593Smuzhiyun C2C_ACLK_RATIO(7) | DVSEM_RATIO(127) | DPM_RATIO(127);
250*4882a593Smuzhiyun /*
251*4882a593Smuzhiyun * For:
252*4882a593Smuzhiyun * MOUTg2d = 800 MHz
253*4882a593Smuzhiyun * MOUTc2c = 800 Mhz
254*4882a593Smuzhiyun * MOUTpwi = 108 MHz
255*4882a593Smuzhiyun *
256*4882a593Smuzhiyun * sclk_g2d_acp = MOUTg2d / (ratio + 1) = 200 (3)
257*4882a593Smuzhiyun * sclk_c2c = MOUTc2c / (ratio + 1) = 400 (1)
258*4882a593Smuzhiyun * aclk_c2c = sclk_c2c / (ratio + 1) = 200 (1)
259*4882a593Smuzhiyun * sclk_pwi = MOUTpwi / (ratio + 1) = 18 (5)
260*4882a593Smuzhiyun */
261*4882a593Smuzhiyun set = G2D_ACP_RATIO(3) | C2C_RATIO(1) | PWI_RATIO(5) |
262*4882a593Smuzhiyun C2C_ACLK_RATIO(1) | DVSEM_RATIO(1) | DPM_RATIO(1);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun clrsetbits_le32(&clk->div_dmc1, clr, set);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Wait for divider ready status */
267*4882a593Smuzhiyun while (readl(&clk->div_stat_dmc1) & DIV_STAT_DMC1_CHANGING)
268*4882a593Smuzhiyun continue;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* CLK_SRC_PERIL0 */
271*4882a593Smuzhiyun clr = UART0_SEL(15) | UART1_SEL(15) | UART2_SEL(15) |
272*4882a593Smuzhiyun UART3_SEL(15) | UART4_SEL(15);
273*4882a593Smuzhiyun /*
274*4882a593Smuzhiyun * Set CLK_SRC_PERIL0 clocks src to MPLL
275*4882a593Smuzhiyun * src values: 0(XXTI); 1(XusbXTI); 2(SCLK_HDMI24M); 3(SCLK_USBPHY0);
276*4882a593Smuzhiyun * 5(SCLK_HDMIPHY); 6(SCLK_MPLL_USER_T); 7(SCLK_EPLL);
277*4882a593Smuzhiyun * 8(SCLK_VPLL)
278*4882a593Smuzhiyun *
279*4882a593Smuzhiyun * Set all to SCLK_MPLL_USER_T
280*4882a593Smuzhiyun */
281*4882a593Smuzhiyun set = UART0_SEL(6) | UART1_SEL(6) | UART2_SEL(6) | UART3_SEL(6) |
282*4882a593Smuzhiyun UART4_SEL(6);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun clrsetbits_le32(&clk->src_peril0, clr, set);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* CLK_DIV_PERIL0 */
287*4882a593Smuzhiyun clr = UART0_RATIO(15) | UART1_RATIO(15) | UART2_RATIO(15) |
288*4882a593Smuzhiyun UART3_RATIO(15) | UART4_RATIO(15);
289*4882a593Smuzhiyun /*
290*4882a593Smuzhiyun * For MOUTuart0-4: 800MHz
291*4882a593Smuzhiyun *
292*4882a593Smuzhiyun * SCLK_UARTx = MOUTuartX / (ratio + 1) = 100 (7)
293*4882a593Smuzhiyun */
294*4882a593Smuzhiyun set = UART0_RATIO(7) | UART1_RATIO(7) | UART2_RATIO(7) |
295*4882a593Smuzhiyun UART3_RATIO(7) | UART4_RATIO(7);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun clrsetbits_le32(&clk->div_peril0, clr, set);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun while (readl(&clk->div_stat_peril0) & DIV_STAT_PERIL0_CHANGING)
300*4882a593Smuzhiyun continue;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* CLK_DIV_FSYS1 */
303*4882a593Smuzhiyun clr = MMC0_RATIO(15) | MMC0_PRE_RATIO(255) | MMC1_RATIO(15) |
304*4882a593Smuzhiyun MMC1_PRE_RATIO(255);
305*4882a593Smuzhiyun /*
306*4882a593Smuzhiyun * For MOUTmmc0-3 = 800 MHz (MPLL)
307*4882a593Smuzhiyun *
308*4882a593Smuzhiyun * DOUTmmc1 = MOUTmmc1 / (ratio + 1) = 100 (7)
309*4882a593Smuzhiyun * sclk_mmc1 = DOUTmmc1 / (ratio + 1) = 50 (1)
310*4882a593Smuzhiyun * DOUTmmc0 = MOUTmmc0 / (ratio + 1) = 100 (7)
311*4882a593Smuzhiyun * sclk_mmc0 = DOUTmmc0 / (ratio + 1) = 50 (1)
312*4882a593Smuzhiyun */
313*4882a593Smuzhiyun set = MMC0_RATIO(7) | MMC0_PRE_RATIO(1) | MMC1_RATIO(7) |
314*4882a593Smuzhiyun MMC1_PRE_RATIO(1);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun clrsetbits_le32(&clk->div_fsys1, clr, set);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* Wait for divider ready status */
319*4882a593Smuzhiyun while (readl(&clk->div_stat_fsys1) & DIV_STAT_FSYS1_CHANGING)
320*4882a593Smuzhiyun continue;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* CLK_DIV_FSYS2 */
323*4882a593Smuzhiyun clr = MMC2_RATIO(15) | MMC2_PRE_RATIO(255) | MMC3_RATIO(15) |
324*4882a593Smuzhiyun MMC3_PRE_RATIO(255);
325*4882a593Smuzhiyun /*
326*4882a593Smuzhiyun * For MOUTmmc0-3 = 800 MHz (MPLL)
327*4882a593Smuzhiyun *
328*4882a593Smuzhiyun * DOUTmmc3 = MOUTmmc3 / (ratio + 1) = 100 (7)
329*4882a593Smuzhiyun * sclk_mmc3 = DOUTmmc3 / (ratio + 1) = 50 (1)
330*4882a593Smuzhiyun * DOUTmmc2 = MOUTmmc2 / (ratio + 1) = 100 (7)
331*4882a593Smuzhiyun * sclk_mmc2 = DOUTmmc2 / (ratio + 1) = 50 (1)
332*4882a593Smuzhiyun */
333*4882a593Smuzhiyun set = MMC2_RATIO(7) | MMC2_PRE_RATIO(1) | MMC3_RATIO(7) |
334*4882a593Smuzhiyun MMC3_PRE_RATIO(1);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun clrsetbits_le32(&clk->div_fsys2, clr, set);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* Wait for divider ready status */
339*4882a593Smuzhiyun while (readl(&clk->div_stat_fsys2) & DIV_STAT_FSYS2_CHANGING)
340*4882a593Smuzhiyun continue;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* CLK_DIV_FSYS3 */
343*4882a593Smuzhiyun clr = MMC4_RATIO(15) | MMC4_PRE_RATIO(255);
344*4882a593Smuzhiyun /*
345*4882a593Smuzhiyun * For MOUTmmc4 = 800 MHz (MPLL)
346*4882a593Smuzhiyun *
347*4882a593Smuzhiyun * DOUTmmc4 = MOUTmmc4 / (ratio + 1) = 100 (7)
348*4882a593Smuzhiyun * sclk_mmc4 = DOUTmmc4 / (ratio + 1) = 100 (0)
349*4882a593Smuzhiyun */
350*4882a593Smuzhiyun set = MMC4_RATIO(7) | MMC4_PRE_RATIO(0);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun clrsetbits_le32(&clk->div_fsys3, clr, set);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* Wait for divider ready status */
355*4882a593Smuzhiyun while (readl(&clk->div_stat_fsys3) & DIV_STAT_FSYS3_CHANGING)
356*4882a593Smuzhiyun continue;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
board_gpio_init(void)361*4882a593Smuzhiyun static void board_gpio_init(void)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun /* eMMC Reset Pin */
364*4882a593Smuzhiyun gpio_request(EXYNOS4X12_GPIO_K12, "eMMC Reset");
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun gpio_cfg_pin(EXYNOS4X12_GPIO_K12, S5P_GPIO_FUNC(0x1));
367*4882a593Smuzhiyun gpio_set_pull(EXYNOS4X12_GPIO_K12, S5P_GPIO_PULL_NONE);
368*4882a593Smuzhiyun gpio_set_drv(EXYNOS4X12_GPIO_K12, S5P_GPIO_DRV_4X);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* Enable FAN (Odroid U3) */
371*4882a593Smuzhiyun gpio_request(EXYNOS4X12_GPIO_D00, "FAN Control");
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun gpio_set_pull(EXYNOS4X12_GPIO_D00, S5P_GPIO_PULL_UP);
374*4882a593Smuzhiyun gpio_set_drv(EXYNOS4X12_GPIO_D00, S5P_GPIO_DRV_4X);
375*4882a593Smuzhiyun gpio_direction_output(EXYNOS4X12_GPIO_D00, 1);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* OTG Vbus output (Odroid U3+) */
378*4882a593Smuzhiyun gpio_request(EXYNOS4X12_GPIO_L20, "OTG Vbus");
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun gpio_set_pull(EXYNOS4X12_GPIO_L20, S5P_GPIO_PULL_NONE);
381*4882a593Smuzhiyun gpio_set_drv(EXYNOS4X12_GPIO_L20, S5P_GPIO_DRV_4X);
382*4882a593Smuzhiyun gpio_direction_output(EXYNOS4X12_GPIO_L20, 0);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* OTG INT (Odroid U3+) */
385*4882a593Smuzhiyun gpio_request(EXYNOS4X12_GPIO_X31, "OTG INT");
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun gpio_set_pull(EXYNOS4X12_GPIO_X31, S5P_GPIO_PULL_UP);
388*4882a593Smuzhiyun gpio_set_drv(EXYNOS4X12_GPIO_X31, S5P_GPIO_DRV_4X);
389*4882a593Smuzhiyun gpio_direction_input(EXYNOS4X12_GPIO_X31);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* Blue LED (Odroid X2/U2/U3) */
392*4882a593Smuzhiyun gpio_request(EXYNOS4X12_GPIO_C10, "Blue LED");
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun gpio_direction_output(EXYNOS4X12_GPIO_C10, 0);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun #ifdef CONFIG_CMD_USB
397*4882a593Smuzhiyun /* USB3503A Reference frequency */
398*4882a593Smuzhiyun gpio_request(EXYNOS4X12_GPIO_X30, "USB3503A RefFreq");
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* USB3503A Connect */
401*4882a593Smuzhiyun gpio_request(EXYNOS4X12_GPIO_X34, "USB3503A Connect");
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* USB3503A Reset */
404*4882a593Smuzhiyun gpio_request(EXYNOS4X12_GPIO_X35, "USB3503A Reset");
405*4882a593Smuzhiyun #endif
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
exynos_early_init_f(void)408*4882a593Smuzhiyun int exynos_early_init_f(void)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun board_clock_init();
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun return 0;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
exynos_init(void)415*4882a593Smuzhiyun int exynos_init(void)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun board_gpio_init();
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun return 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
exynos_power_init(void)422*4882a593Smuzhiyun int exynos_power_init(void)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun const char *mmc_regulators[] = {
425*4882a593Smuzhiyun "VDDQ_EMMC_1.8V",
426*4882a593Smuzhiyun "VDDQ_EMMC_2.8V",
427*4882a593Smuzhiyun "TFLASH_2.8V",
428*4882a593Smuzhiyun NULL,
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun if (regulator_list_autoset(mmc_regulators, NULL, true))
432*4882a593Smuzhiyun pr_err("Unable to init all mmc regulators");
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun return 0;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun #ifdef CONFIG_USB_GADGET
s5pc210_phy_control(int on)438*4882a593Smuzhiyun static int s5pc210_phy_control(int on)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct udevice *dev;
441*4882a593Smuzhiyun int ret;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun ret = regulator_get_by_platname("VDD_UOTG_3.0V", &dev);
444*4882a593Smuzhiyun if (ret) {
445*4882a593Smuzhiyun pr_err("Regulator get error: %d", ret);
446*4882a593Smuzhiyun return ret;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (on)
450*4882a593Smuzhiyun return regulator_set_mode(dev, OPMODE_ON);
451*4882a593Smuzhiyun else
452*4882a593Smuzhiyun return regulator_set_mode(dev, OPMODE_LPM);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun struct dwc2_plat_otg_data s5pc210_otg_data = {
456*4882a593Smuzhiyun .phy_control = s5pc210_phy_control,
457*4882a593Smuzhiyun .regs_phy = EXYNOS4X12_USBPHY_BASE,
458*4882a593Smuzhiyun .regs_otg = EXYNOS4X12_USBOTG_BASE,
459*4882a593Smuzhiyun .usb_phy_ctrl = EXYNOS4X12_USBPHY_CONTROL,
460*4882a593Smuzhiyun .usb_flags = PHY0_SLEEP,
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun #endif
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun #if defined(CONFIG_USB_GADGET) || defined(CONFIG_CMD_USB)
465*4882a593Smuzhiyun
board_usb_init(int index,enum usb_init_type init)466*4882a593Smuzhiyun int board_usb_init(int index, enum usb_init_type init)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun #ifdef CONFIG_CMD_USB
469*4882a593Smuzhiyun struct udevice *dev;
470*4882a593Smuzhiyun int ret;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* Set Ref freq 0 => 24MHz, 1 => 26MHz*/
473*4882a593Smuzhiyun /* Odroid Us have it at 24MHz, Odroid Xs at 26MHz */
474*4882a593Smuzhiyun if (gd->board_type == ODROID_TYPE_U3)
475*4882a593Smuzhiyun gpio_direction_output(EXYNOS4X12_GPIO_X30, 0);
476*4882a593Smuzhiyun else
477*4882a593Smuzhiyun gpio_direction_output(EXYNOS4X12_GPIO_X30, 1);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* Disconnect, Reset, Connect */
480*4882a593Smuzhiyun gpio_direction_output(EXYNOS4X12_GPIO_X34, 0);
481*4882a593Smuzhiyun gpio_direction_output(EXYNOS4X12_GPIO_X35, 0);
482*4882a593Smuzhiyun gpio_direction_output(EXYNOS4X12_GPIO_X35, 1);
483*4882a593Smuzhiyun gpio_direction_output(EXYNOS4X12_GPIO_X34, 1);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* Power off and on BUCK8 for LAN9730 */
486*4882a593Smuzhiyun debug("LAN9730 - Turning power buck 8 OFF and ON.\n");
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun ret = regulator_get_by_platname("VCC_P3V3_2.85V", &dev);
489*4882a593Smuzhiyun if (ret) {
490*4882a593Smuzhiyun pr_err("Regulator get error: %d", ret);
491*4882a593Smuzhiyun return ret;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun ret = regulator_set_enable(dev, true);
495*4882a593Smuzhiyun if (ret) {
496*4882a593Smuzhiyun pr_err("Regulator %s enable setting error: %d", dev->name, ret);
497*4882a593Smuzhiyun return ret;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun ret = regulator_set_value(dev, 750000);
501*4882a593Smuzhiyun if (ret) {
502*4882a593Smuzhiyun pr_err("Regulator %s value setting error: %d", dev->name, ret);
503*4882a593Smuzhiyun return ret;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun ret = regulator_set_value(dev, 3300000);
507*4882a593Smuzhiyun if (ret) {
508*4882a593Smuzhiyun pr_err("Regulator %s value setting error: %d", dev->name, ret);
509*4882a593Smuzhiyun return ret;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun #endif
512*4882a593Smuzhiyun debug("USB_udc_probe\n");
513*4882a593Smuzhiyun return dwc2_udc_probe(&s5pc210_otg_data);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun #endif
516