1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Memory Setup stuff - taken from blob memsetup.S 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2009 Samsung Electronics 5*4882a593Smuzhiyun * Kyungmin Park <kyungmin.park@samsung.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun#include <config.h> 11*4882a593Smuzhiyun#include <asm/arch/cpu.h> 12*4882a593Smuzhiyun#include <asm/arch/clock.h> 13*4882a593Smuzhiyun#include <asm/arch/power.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun/* 16*4882a593Smuzhiyun * Register usages: 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * r5 has zero always 19*4882a593Smuzhiyun * r7 has S5PC100 GPIO base, 0xE0300000 20*4882a593Smuzhiyun * r8 has real GPIO base, 0xE0300000, 0xE0200000 at S5PC100, S5PC110 repectively 21*4882a593Smuzhiyun * r9 has Mobile DDR size, 1 means 1GiB, 2 means 2GiB and so on 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun .globl lowlevel_init 25*4882a593Smuzhiyunlowlevel_init: 26*4882a593Smuzhiyun mov r11, lr 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* r5 has always zero */ 29*4882a593Smuzhiyun mov r5, #0 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun ldr r7, =S5PC100_GPIO_BASE 32*4882a593Smuzhiyun ldr r8, =S5PC100_GPIO_BASE 33*4882a593Smuzhiyun /* Read CPU ID */ 34*4882a593Smuzhiyun ldr r2, =S5PC110_PRO_ID 35*4882a593Smuzhiyun ldr r0, [r2] 36*4882a593Smuzhiyun mov r1, #0x00010000 37*4882a593Smuzhiyun and r0, r0, r1 38*4882a593Smuzhiyun cmp r0, r5 39*4882a593Smuzhiyun beq 100f 40*4882a593Smuzhiyun ldr r8, =S5PC110_GPIO_BASE 41*4882a593Smuzhiyun100: 42*4882a593Smuzhiyun /* Turn on KEY_LED_ON [GPJ4(1)] XMSMWEN */ 43*4882a593Smuzhiyun cmp r7, r8 44*4882a593Smuzhiyun beq skip_check_didle @ Support C110 only 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun ldr r0, =S5PC110_RST_STAT 47*4882a593Smuzhiyun ldr r1, [r0] 48*4882a593Smuzhiyun and r1, r1, #0x000D0000 49*4882a593Smuzhiyun cmp r1, #(0x1 << 19) @ DEEPIDLE_WAKEUP 50*4882a593Smuzhiyun beq didle_wakeup 51*4882a593Smuzhiyun cmp r7, r8 52*4882a593Smuzhiyun 53*4882a593Smuzhiyunskip_check_didle: 54*4882a593Smuzhiyun addeq r0, r8, #0x280 @ S5PC100_GPIO_J4 55*4882a593Smuzhiyun addne r0, r8, #0x2C0 @ S5PC110_GPIO_J4 56*4882a593Smuzhiyun ldr r1, [r0, #0x0] @ GPIO_CON_OFFSET 57*4882a593Smuzhiyun bic r1, r1, #(0xf << 4) @ 1 * 4-bit 58*4882a593Smuzhiyun orr r1, r1, #(0x1 << 4) 59*4882a593Smuzhiyun str r1, [r0, #0x0] @ GPIO_CON_OFFSET 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun ldr r1, [r0, #0x4] @ GPIO_DAT_OFFSET 62*4882a593Smuzhiyun bic r1, r1, #(1 << 1) 63*4882a593Smuzhiyun str r1, [r0, #0x4] @ GPIO_DAT_OFFSET 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun /* Don't setup at s5pc100 */ 66*4882a593Smuzhiyun beq 100f 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* 69*4882a593Smuzhiyun * Initialize Async Register Setting for EVT1 70*4882a593Smuzhiyun * Because we are setting EVT1 as the default value of EVT0, 71*4882a593Smuzhiyun * setting EVT0 as well does not make things worse. 72*4882a593Smuzhiyun * Thus, for the simplicity, we set for EVT0, too 73*4882a593Smuzhiyun * 74*4882a593Smuzhiyun * The "Async Registers" are: 75*4882a593Smuzhiyun * 0xE0F0_0000 76*4882a593Smuzhiyun * 0xE1F0_0000 77*4882a593Smuzhiyun * 0xF180_0000 78*4882a593Smuzhiyun * 0xF190_0000 79*4882a593Smuzhiyun * 0xF1A0_0000 80*4882a593Smuzhiyun * 0xF1B0_0000 81*4882a593Smuzhiyun * 0xF1C0_0000 82*4882a593Smuzhiyun * 0xF1D0_0000 83*4882a593Smuzhiyun * 0xF1E0_0000 84*4882a593Smuzhiyun * 0xF1F0_0000 85*4882a593Smuzhiyun * 0xFAF0_0000 86*4882a593Smuzhiyun */ 87*4882a593Smuzhiyun ldr r0, =0xe0f00000 88*4882a593Smuzhiyun ldr r1, [r0] 89*4882a593Smuzhiyun bic r1, r1, #0x1 90*4882a593Smuzhiyun str r1, [r0] 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun ldr r0, =0xe1f00000 93*4882a593Smuzhiyun ldr r1, [r0] 94*4882a593Smuzhiyun bic r1, r1, #0x1 95*4882a593Smuzhiyun str r1, [r0] 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun ldr r0, =0xf1800000 98*4882a593Smuzhiyun ldr r1, [r0] 99*4882a593Smuzhiyun bic r1, r1, #0x1 100*4882a593Smuzhiyun str r1, [r0] 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun ldr r0, =0xf1900000 103*4882a593Smuzhiyun ldr r1, [r0] 104*4882a593Smuzhiyun bic r1, r1, #0x1 105*4882a593Smuzhiyun str r1, [r0] 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun ldr r0, =0xf1a00000 108*4882a593Smuzhiyun ldr r1, [r0] 109*4882a593Smuzhiyun bic r1, r1, #0x1 110*4882a593Smuzhiyun str r1, [r0] 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun ldr r0, =0xf1b00000 113*4882a593Smuzhiyun ldr r1, [r0] 114*4882a593Smuzhiyun bic r1, r1, #0x1 115*4882a593Smuzhiyun str r1, [r0] 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun ldr r0, =0xf1c00000 118*4882a593Smuzhiyun ldr r1, [r0] 119*4882a593Smuzhiyun bic r1, r1, #0x1 120*4882a593Smuzhiyun str r1, [r0] 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun ldr r0, =0xf1d00000 123*4882a593Smuzhiyun ldr r1, [r0] 124*4882a593Smuzhiyun bic r1, r1, #0x1 125*4882a593Smuzhiyun str r1, [r0] 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun ldr r0, =0xf1e00000 128*4882a593Smuzhiyun ldr r1, [r0] 129*4882a593Smuzhiyun bic r1, r1, #0x1 130*4882a593Smuzhiyun str r1, [r0] 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun ldr r0, =0xf1f00000 133*4882a593Smuzhiyun ldr r1, [r0] 134*4882a593Smuzhiyun bic r1, r1, #0x1 135*4882a593Smuzhiyun str r1, [r0] 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun ldr r0, =0xfaf00000 138*4882a593Smuzhiyun ldr r1, [r0] 139*4882a593Smuzhiyun bic r1, r1, #0x1 140*4882a593Smuzhiyun str r1, [r0] 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /* 143*4882a593Smuzhiyun * Diable ABB block to reduce sleep current at low temperature 144*4882a593Smuzhiyun * Note that it's hidden register setup don't modify it 145*4882a593Smuzhiyun */ 146*4882a593Smuzhiyun ldr r0, =0xE010C300 147*4882a593Smuzhiyun ldr r1, =0x00800000 148*4882a593Smuzhiyun str r1, [r0] 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun100: 151*4882a593Smuzhiyun /* IO retension release */ 152*4882a593Smuzhiyun ldreq r0, =S5PC100_OTHERS @ 0xE0108200 153*4882a593Smuzhiyun ldrne r0, =S5PC110_OTHERS @ 0xE010E000 154*4882a593Smuzhiyun ldr r1, [r0] 155*4882a593Smuzhiyun ldreq r2, =(1 << 31) @ IO_RET_REL 156*4882a593Smuzhiyun ldrne r2, =((1 << 31) | (1 << 30) | (1 << 29) | (1 << 28)) 157*4882a593Smuzhiyun orr r1, r1, r2 158*4882a593Smuzhiyun /* Do not release retention here for S5PC110 */ 159*4882a593Smuzhiyun streq r1, [r0] 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* Disable Watchdog */ 162*4882a593Smuzhiyun ldreq r0, =S5PC100_WATCHDOG_BASE @ 0xEA200000 163*4882a593Smuzhiyun ldrne r0, =S5PC110_WATCHDOG_BASE @ 0xE2700000 164*4882a593Smuzhiyun str r5, [r0] 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /* setting SRAM */ 167*4882a593Smuzhiyun ldreq r0, =S5PC100_SROMC_BASE 168*4882a593Smuzhiyun ldrne r0, =S5PC110_SROMC_BASE 169*4882a593Smuzhiyun ldr r1, =0x9 170*4882a593Smuzhiyun str r1, [r0] 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* S5PC100 has 3 groups of interrupt sources */ 173*4882a593Smuzhiyun ldreq r0, =S5PC100_VIC0_BASE @ 0xE4000000 174*4882a593Smuzhiyun ldrne r0, =S5PC110_VIC0_BASE @ 0xF2000000 175*4882a593Smuzhiyun add r1, r0, #0x00100000 176*4882a593Smuzhiyun add r2, r0, #0x00200000 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* Disable all interrupts (VIC0, VIC1 and VIC2) */ 179*4882a593Smuzhiyun mvn r3, #0x0 180*4882a593Smuzhiyun str r3, [r0, #0x14] @ INTENCLEAR 181*4882a593Smuzhiyun str r3, [r1, #0x14] @ INTENCLEAR 182*4882a593Smuzhiyun str r3, [r2, #0x14] @ INTENCLEAR 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun /* Set all interrupts as IRQ */ 185*4882a593Smuzhiyun str r5, [r0, #0xc] @ INTSELECT 186*4882a593Smuzhiyun str r5, [r1, #0xc] @ INTSELECT 187*4882a593Smuzhiyun str r5, [r2, #0xc] @ INTSELECT 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* Pending Interrupt Clear */ 190*4882a593Smuzhiyun str r5, [r0, #0xf00] @ INTADDRESS 191*4882a593Smuzhiyun str r5, [r1, #0xf00] @ INTADDRESS 192*4882a593Smuzhiyun str r5, [r2, #0xf00] @ INTADDRESS 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* for UART */ 195*4882a593Smuzhiyun bl uart_asm_init 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun bl internal_ram_init 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun cmp r7, r8 200*4882a593Smuzhiyun /* Clear wakeup status register */ 201*4882a593Smuzhiyun ldreq r0, =S5PC100_WAKEUP_STAT 202*4882a593Smuzhiyun ldrne r0, =S5PC110_WAKEUP_STAT 203*4882a593Smuzhiyun ldr r1, [r0] 204*4882a593Smuzhiyun str r1, [r0] 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun /* IO retension release */ 207*4882a593Smuzhiyun ldreq r0, =S5PC100_OTHERS @ 0xE0108200 208*4882a593Smuzhiyun ldrne r0, =S5PC110_OTHERS @ 0xE010E000 209*4882a593Smuzhiyun ldr r1, [r0] 210*4882a593Smuzhiyun ldreq r2, =(1 << 31) @ IO_RET_REL 211*4882a593Smuzhiyun ldrne r2, =((1 << 31) | (1 << 30) | (1 << 29) | (1 << 28)) 212*4882a593Smuzhiyun orr r1, r1, r2 213*4882a593Smuzhiyun str r1, [r0] 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun b 1f 216*4882a593Smuzhiyun 217*4882a593Smuzhiyundidle_wakeup: 218*4882a593Smuzhiyun /* Wait when APLL is locked */ 219*4882a593Smuzhiyun ldr r0, =0xE0100100 @ S5PC110_APLL_CON 220*4882a593Smuzhiyunlockloop: 221*4882a593Smuzhiyun ldr r1, [r0] 222*4882a593Smuzhiyun and r1, r1, #(1 << 29) 223*4882a593Smuzhiyun cmp r1, #(1 << 29) 224*4882a593Smuzhiyun bne lockloop 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun ldr r0, =S5PC110_INFORM0 227*4882a593Smuzhiyun ldr r1, [r0] 228*4882a593Smuzhiyun mov pc, r1 229*4882a593Smuzhiyun nop 230*4882a593Smuzhiyun nop 231*4882a593Smuzhiyun nop 232*4882a593Smuzhiyun nop 233*4882a593Smuzhiyun nop 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun1: 236*4882a593Smuzhiyun mov lr, r11 237*4882a593Smuzhiyun mov pc, lr 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun/* 240*4882a593Smuzhiyun * system_clock_init: Initialize core clock and bus clock. 241*4882a593Smuzhiyun * void system_clock_init(void) 242*4882a593Smuzhiyun */ 243*4882a593Smuzhiyunsystem_clock_init: 244*4882a593Smuzhiyun ldr r0, =S5PC110_CLOCK_BASE @ 0xE0100000 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun /* Check S5PC100 */ 247*4882a593Smuzhiyun cmp r7, r8 248*4882a593Smuzhiyun bne 110f 249*4882a593Smuzhiyun100: 250*4882a593Smuzhiyun /* Set Lock Time */ 251*4882a593Smuzhiyun ldr r1, =0xe10 @ Locktime : 0xe10 = 3600 252*4882a593Smuzhiyun str r1, [r0, #0x000] @ S5PC100_APLL_LOCK 253*4882a593Smuzhiyun str r1, [r0, #0x004] @ S5PC100_MPLL_LOCK 254*4882a593Smuzhiyun str r1, [r0, #0x008] @ S5PC100_EPLL_LOCK 255*4882a593Smuzhiyun str r1, [r0, #0x00C] @ S5PC100_HPLL_LOCK 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /* S5P_APLL_CON */ 258*4882a593Smuzhiyun ldr r1, =0x81bc0400 @ SDIV 0, PDIV 4, MDIV 444 (1333MHz) 259*4882a593Smuzhiyun str r1, [r0, #0x100] 260*4882a593Smuzhiyun /* S5P_MPLL_CON */ 261*4882a593Smuzhiyun ldr r1, =0x80590201 @ SDIV 1, PDIV 2, MDIV 89 (267MHz) 262*4882a593Smuzhiyun str r1, [r0, #0x104] 263*4882a593Smuzhiyun /* S5P_EPLL_CON */ 264*4882a593Smuzhiyun ldr r1, =0x80870303 @ SDIV 3, PDIV 3, MDIV 135 (67.5MHz) 265*4882a593Smuzhiyun str r1, [r0, #0x108] 266*4882a593Smuzhiyun /* S5P_HPLL_CON */ 267*4882a593Smuzhiyun ldr r1, =0x80600603 @ SDIV 3, PDIV 6, MDIV 96 268*4882a593Smuzhiyun str r1, [r0, #0x10C] 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun ldr r1, [r0, #0x300] 271*4882a593Smuzhiyun ldr r2, =0x00003fff 272*4882a593Smuzhiyun bic r1, r1, r2 273*4882a593Smuzhiyun ldr r2, =0x00011301 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun orr r1, r1, r2 276*4882a593Smuzhiyun str r1, [r0, #0x300] 277*4882a593Smuzhiyun ldr r1, [r0, #0x304] 278*4882a593Smuzhiyun ldr r2, =0x00011110 279*4882a593Smuzhiyun orr r1, r1, r2 280*4882a593Smuzhiyun str r1, [r0, #0x304] 281*4882a593Smuzhiyun ldr r1, =0x00000001 282*4882a593Smuzhiyun str r1, [r0, #0x308] 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun /* Set Source Clock */ 285*4882a593Smuzhiyun ldr r1, =0x00001111 @ A, M, E, HPLL Muxing 286*4882a593Smuzhiyun str r1, [r0, #0x200] @ S5PC1XX_CLK_SRC0 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun b 200f 289*4882a593Smuzhiyun110: 290*4882a593Smuzhiyun ldr r0, =0xE010C000 @ S5PC110_PWR_CFG 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun /* Set OSC_FREQ value */ 293*4882a593Smuzhiyun ldr r1, =0xf 294*4882a593Smuzhiyun str r1, [r0, #0x100] @ S5PC110_OSC_FREQ 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun /* Set MTC_STABLE value */ 297*4882a593Smuzhiyun ldr r1, =0xffffffff 298*4882a593Smuzhiyun str r1, [r0, #0x110] @ S5PC110_MTC_STABLE 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun /* Set CLAMP_STABLE value */ 301*4882a593Smuzhiyun ldr r1, =0x3ff03ff 302*4882a593Smuzhiyun str r1, [r0, #0x114] @ S5PC110_CLAMP_STABLE 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun ldr r0, =S5PC110_CLOCK_BASE @ 0xE0100000 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun /* Set Clock divider */ 307*4882a593Smuzhiyun ldr r1, =0x14131330 @ 1:1:4:4, 1:4:5 308*4882a593Smuzhiyun str r1, [r0, #0x300] 309*4882a593Smuzhiyun ldr r1, =0x11110111 @ UART[3210]: MMC[3210] 310*4882a593Smuzhiyun str r1, [r0, #0x310] 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun /* Set Lock Time */ 313*4882a593Smuzhiyun ldr r1, =0x2cf @ Locktime : 30us 314*4882a593Smuzhiyun str r1, [r0, #0x000] @ S5PC110_APLL_LOCK 315*4882a593Smuzhiyun ldr r1, =0xe10 @ Locktime : 0xe10 = 3600 316*4882a593Smuzhiyun str r1, [r0, #0x008] @ S5PC110_MPLL_LOCK 317*4882a593Smuzhiyun str r1, [r0, #0x010] @ S5PC110_EPLL_LOCK 318*4882a593Smuzhiyun str r1, [r0, #0x020] @ S5PC110_VPLL_LOCK 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun /* S5PC110_APLL_CON */ 321*4882a593Smuzhiyun ldr r1, =0x80C80601 @ 800MHz 322*4882a593Smuzhiyun str r1, [r0, #0x100] 323*4882a593Smuzhiyun /* S5PC110_MPLL_CON */ 324*4882a593Smuzhiyun ldr r1, =0x829B0C01 @ 667MHz 325*4882a593Smuzhiyun str r1, [r0, #0x108] 326*4882a593Smuzhiyun /* S5PC110_EPLL_CON */ 327*4882a593Smuzhiyun ldr r1, =0x80600602 @ 96MHz VSEL 0 P 6 M 96 S 2 328*4882a593Smuzhiyun str r1, [r0, #0x110] 329*4882a593Smuzhiyun /* S5PC110_VPLL_CON */ 330*4882a593Smuzhiyun ldr r1, =0x806C0603 @ 54MHz 331*4882a593Smuzhiyun str r1, [r0, #0x120] 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun /* Set Source Clock */ 334*4882a593Smuzhiyun ldr r1, =0x10001111 @ A, M, E, VPLL Muxing 335*4882a593Smuzhiyun str r1, [r0, #0x200] @ S5PC1XX_CLK_SRC0 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun /* OneDRAM(DMC0) clock setting */ 338*4882a593Smuzhiyun ldr r1, =0x01000000 @ ONEDRAM_SEL[25:24] 1 SCLKMPLL 339*4882a593Smuzhiyun str r1, [r0, #0x218] @ S5PC110_CLK_SRC6 340*4882a593Smuzhiyun ldr r1, =0x30000000 @ ONEDRAM_RATIO[31:28] 3 + 1 341*4882a593Smuzhiyun str r1, [r0, #0x318] @ S5PC110_CLK_DIV6 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /* XCLKOUT = XUSBXTI 24MHz */ 344*4882a593Smuzhiyun add r2, r0, #0xE000 @ S5PC110_OTHERS 345*4882a593Smuzhiyun ldr r1, [r2] 346*4882a593Smuzhiyun orr r1, r1, #(0x3 << 8) @ CLKOUT[9:8] 3 XUSBXTI 347*4882a593Smuzhiyun str r1, [r2] 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun /* CLK_IP0 */ 350*4882a593Smuzhiyun ldr r1, =0x8fefeeb @ DMC[1:0] PDMA0[3] IMEM[5] 351*4882a593Smuzhiyun str r1, [r0, #0x460] @ S5PC110_CLK_IP0 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun /* CLK_IP1 */ 354*4882a593Smuzhiyun ldr r1, =0xe9fdf0f9 @ FIMD[0] USBOTG[16] 355*4882a593Smuzhiyun @ NANDXL[24] 356*4882a593Smuzhiyun str r1, [r0, #0x464] @ S5PC110_CLK_IP1 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun /* CLK_IP2 */ 359*4882a593Smuzhiyun ldr r1, =0xf75f7fc @ CORESIGHT[8] MODEM[9] 360*4882a593Smuzhiyun @ HOSTIF[10] HSMMC0[16] 361*4882a593Smuzhiyun @ HSMMC2[18] VIC[27:24] 362*4882a593Smuzhiyun str r1, [r0, #0x468] @ S5PC110_CLK_IP2 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun /* CLK_IP3 */ 365*4882a593Smuzhiyun ldr r1, =0x8eff038c @ I2C[8:6] 366*4882a593Smuzhiyun @ SYSTIMER[16] UART0[17] 367*4882a593Smuzhiyun @ UART1[18] UART2[19] 368*4882a593Smuzhiyun @ UART3[20] WDT[22] 369*4882a593Smuzhiyun @ PWM[23] GPIO[26] SYSCON[27] 370*4882a593Smuzhiyun str r1, [r0, #0x46c] @ S5PC110_CLK_IP3 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun /* CLK_IP4 */ 373*4882a593Smuzhiyun ldr r1, =0xfffffff1 @ CHIP_ID[0] TZPC[8:5] 374*4882a593Smuzhiyun str r1, [r0, #0x470] @ S5PC110_CLK_IP3 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun200: 377*4882a593Smuzhiyun /* wait at least 200us to stablize all clock */ 378*4882a593Smuzhiyun mov r2, #0x10000 379*4882a593Smuzhiyun1: subs r2, r2, #1 380*4882a593Smuzhiyun bne 1b 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun mov pc, lr 383*4882a593Smuzhiyun 384*4882a593Smuzhiyuninternal_ram_init: 385*4882a593Smuzhiyun ldreq r0, =0xE3800000 386*4882a593Smuzhiyun ldrne r0, =0xF1500000 387*4882a593Smuzhiyun ldr r1, =0x0 388*4882a593Smuzhiyun str r1, [r0] 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun mov pc, lr 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun/* 393*4882a593Smuzhiyun * uart_asm_init: Initialize UART's pins 394*4882a593Smuzhiyun */ 395*4882a593Smuzhiyunuart_asm_init: 396*4882a593Smuzhiyun /* set GPIO to enable UART0-UART4 */ 397*4882a593Smuzhiyun mov r0, r8 398*4882a593Smuzhiyun ldr r1, =0x22222222 399*4882a593Smuzhiyun str r1, [r0, #0x0] @ S5PC100_GPIO_A0_OFFSET 400*4882a593Smuzhiyun ldr r1, =0x00002222 401*4882a593Smuzhiyun str r1, [r0, #0x20] @ S5PC100_GPIO_A1_OFFSET 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun /* Check S5PC100 */ 404*4882a593Smuzhiyun cmp r7, r8 405*4882a593Smuzhiyun bne 110f 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun /* UART_SEL GPK0[5] at S5PC100 */ 408*4882a593Smuzhiyun add r0, r8, #0x2A0 @ S5PC100_GPIO_K0_OFFSET 409*4882a593Smuzhiyun ldr r1, [r0, #0x0] @ S5PC1XX_GPIO_CON_OFFSET 410*4882a593Smuzhiyun bic r1, r1, #(0xf << 20) @ 20 = 5 * 4-bit 411*4882a593Smuzhiyun orr r1, r1, #(0x1 << 20) @ Output 412*4882a593Smuzhiyun str r1, [r0, #0x0] @ S5PC1XX_GPIO_CON_OFFSET 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun ldr r1, [r0, #0x8] @ S5PC1XX_GPIO_PULL_OFFSET 415*4882a593Smuzhiyun bic r1, r1, #(0x3 << 10) @ 10 = 5 * 2-bit 416*4882a593Smuzhiyun orr r1, r1, #(0x2 << 10) @ Pull-up enabled 417*4882a593Smuzhiyun str r1, [r0, #0x8] @ S5PC1XX_GPIO_PULL_OFFSET 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun ldr r1, [r0, #0x4] @ S5PC1XX_GPIO_DAT_OFFSET 420*4882a593Smuzhiyun orr r1, r1, #(1 << 5) @ 5 = 5 * 1-bit 421*4882a593Smuzhiyun str r1, [r0, #0x4] @ S5PC1XX_GPIO_DAT_OFFSET 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun b 200f 424*4882a593Smuzhiyun110: 425*4882a593Smuzhiyun /* 426*4882a593Smuzhiyun * Note that the following address 427*4882a593Smuzhiyun * 0xE020'0360 is reserved address at S5PC100 428*4882a593Smuzhiyun */ 429*4882a593Smuzhiyun /* UART_SEL MP0_5[7] at S5PC110 */ 430*4882a593Smuzhiyun add r0, r8, #0x360 @ S5PC110_GPIO_MP0_5_OFFSET 431*4882a593Smuzhiyun ldr r1, [r0, #0x0] @ S5PC1XX_GPIO_CON_OFFSET 432*4882a593Smuzhiyun bic r1, r1, #(0xf << 28) @ 28 = 7 * 4-bit 433*4882a593Smuzhiyun orr r1, r1, #(0x1 << 28) @ Output 434*4882a593Smuzhiyun str r1, [r0, #0x0] @ S5PC1XX_GPIO_CON_OFFSET 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun ldr r1, [r0, #0x8] @ S5PC1XX_GPIO_PULL_OFFSET 437*4882a593Smuzhiyun bic r1, r1, #(0x3 << 14) @ 14 = 7 * 2-bit 438*4882a593Smuzhiyun orr r1, r1, #(0x2 << 14) @ Pull-up enabled 439*4882a593Smuzhiyun str r1, [r0, #0x8] @ S5PC1XX_GPIO_PULL_OFFSET 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun ldr r1, [r0, #0x4] @ S5PC1XX_GPIO_DAT_OFFSET 442*4882a593Smuzhiyun orr r1, r1, #(1 << 7) @ 7 = 7 * 1-bit 443*4882a593Smuzhiyun str r1, [r0, #0x4] @ S5PC1XX_GPIO_DAT_OFFSET 444*4882a593Smuzhiyun200: 445*4882a593Smuzhiyun mov pc, lr 446