1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2010
3*4882a593Smuzhiyun * Ilko Iliev <iliev@ronetix.at>
4*4882a593Smuzhiyun * Asen Dimov <dimov@ronetix.at>
5*4882a593Smuzhiyun * Ronetix GmbH <www.ronetix.at>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * (C) Copyright 2007-2008
8*4882a593Smuzhiyun * Stelian Pop <stelian@popies.net>
9*4882a593Smuzhiyun * Lead Tech Design <www.leadtechdesign.com>
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <common.h>
15*4882a593Smuzhiyun #include <linux/sizes.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <asm/gpio.h>
18*4882a593Smuzhiyun #include <asm/arch/at91sam9_smc.h>
19*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
20*4882a593Smuzhiyun #include <asm/arch/at91_rstc.h>
21*4882a593Smuzhiyun #include <asm/arch/at91_matrix.h>
22*4882a593Smuzhiyun #include <asm/arch/gpio.h>
23*4882a593Smuzhiyun #include <asm/arch/clk.h>
24*4882a593Smuzhiyun #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
25*4882a593Smuzhiyun #include <net.h>
26*4882a593Smuzhiyun #endif
27*4882a593Smuzhiyun #include <netdev.h>
28*4882a593Smuzhiyun #include <asm/mach-types.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun * Miscelaneous platform dependent initialisations
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
pm9g45_nand_hw_init(void)37*4882a593Smuzhiyun static void pm9g45_nand_hw_init(void)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun unsigned long csa;
40*4882a593Smuzhiyun struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
41*4882a593Smuzhiyun struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Enable CS3 */
44*4882a593Smuzhiyun csa = readl(&matrix->ccr[6]) | AT91_MATRIX_CSA_EBI_CS3A;
45*4882a593Smuzhiyun writel(csa, &matrix->ccr[6]);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Configure SMC CS3 for NAND/SmartMedia */
48*4882a593Smuzhiyun writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
49*4882a593Smuzhiyun AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
50*4882a593Smuzhiyun &smc->cs[3].setup);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(3) |
53*4882a593Smuzhiyun AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(2),
54*4882a593Smuzhiyun &smc->cs[3].pulse);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun writel(AT91_SMC_CYCLE_NWE(7) | AT91_SMC_CYCLE_NRD(4),
57*4882a593Smuzhiyun &smc->cs[3].cycle);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
60*4882a593Smuzhiyun AT91_SMC_MODE_EXNW_DISABLE |
61*4882a593Smuzhiyun AT91_SMC_MODE_DBW_8 |
62*4882a593Smuzhiyun AT91_SMC_MODE_TDF_CYCLE(3),
63*4882a593Smuzhiyun &smc->cs[3].mode);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_PIOC);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_READY_PIN
68*4882a593Smuzhiyun /* Configure RDY/BSY */
69*4882a593Smuzhiyun gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Enable NandFlash */
73*4882a593Smuzhiyun gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #ifdef CONFIG_MACB
pm9g45_macb_hw_init(void)78*4882a593Smuzhiyun static void pm9g45_macb_hw_init(void)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun * PD2 enables the 50MHz oscillator for Ethernet PHY
82*4882a593Smuzhiyun * 1 - enable
83*4882a593Smuzhiyun * 0 - disable
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTD, 2, 1);
86*4882a593Smuzhiyun at91_set_pio_value(AT91_PIO_PORTD, 2, 1); /* 1- enable, 0 - disable */
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_EMAC);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * Disable pull-up on:
92*4882a593Smuzhiyun * RXDV (PA15) => PHY normal mode (not Test mode)
93*4882a593Smuzhiyun * ERX0 (PA12) => PHY ADDR0
94*4882a593Smuzhiyun * ERX1 (PA13) => PHY ADDR1 => PHYADDR = 0x0
95*4882a593Smuzhiyun *
96*4882a593Smuzhiyun * PHY has internal pull-down
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun at91_set_pio_pullup(AT91_PIO_PORTA, 15, 0);
99*4882a593Smuzhiyun at91_set_pio_pullup(AT91_PIO_PORTA, 12, 0);
100*4882a593Smuzhiyun at91_set_pio_pullup(AT91_PIO_PORTA, 13, 0);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Re-enable pull-up */
103*4882a593Smuzhiyun at91_set_pio_pullup(AT91_PIO_PORTA, 15, 1);
104*4882a593Smuzhiyun at91_set_pio_pullup(AT91_PIO_PORTA, 12, 1);
105*4882a593Smuzhiyun at91_set_pio_pullup(AT91_PIO_PORTA, 13, 1);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun at91_macb_hw_init();
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun #endif
110*4882a593Smuzhiyun
board_early_init_f(void)111*4882a593Smuzhiyun int board_early_init_f(void)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_PIOA);
114*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_PIOB);
115*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_PIOC);
116*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_PIODE);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun at91_seriald_hw_init();
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
board_init(void)123*4882a593Smuzhiyun int board_init(void)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun /* arch number of AT91SAM9M10G45EK-Board */
126*4882a593Smuzhiyun gd->bd->bi_arch_number = MACH_TYPE_PM9G45;
127*4882a593Smuzhiyun /* adress of boot parameters */
128*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
131*4882a593Smuzhiyun pm9g45_nand_hw_init();
132*4882a593Smuzhiyun #endif
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #ifdef CONFIG_MACB
135*4882a593Smuzhiyun pm9g45_macb_hw_init();
136*4882a593Smuzhiyun #endif
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
dram_init(void)140*4882a593Smuzhiyun int dram_init(void)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun /* dram_init must store complete ramsize in gd->ram_size */
143*4882a593Smuzhiyun gd->ram_size = get_ram_size((void *)PHYS_SDRAM,
144*4882a593Smuzhiyun PHYS_SDRAM_SIZE);
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
dram_init_banksize(void)148*4882a593Smuzhiyun int dram_init_banksize(void)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun gd->bd->bi_dram[0].start = PHYS_SDRAM;
151*4882a593Smuzhiyun gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #ifdef CONFIG_RESET_PHY_R
reset_phy(void)157*4882a593Smuzhiyun void reset_phy(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun #ifdef CONFIG_MACB
160*4882a593Smuzhiyun /*
161*4882a593Smuzhiyun * Initialize ethernet HW addr prior to starting Linux,
162*4882a593Smuzhiyun * needed for nfsroot
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun eth_init();
165*4882a593Smuzhiyun #endif
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun #endif
168*4882a593Smuzhiyun
board_eth_init(bd_t * bis)169*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun int rc = 0;
172*4882a593Smuzhiyun #ifdef CONFIG_MACB
173*4882a593Smuzhiyun rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC, 0x01);
174*4882a593Smuzhiyun #endif
175*4882a593Smuzhiyun return rc;
176*4882a593Smuzhiyun }
177