1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2007-2008
3*4882a593Smuzhiyun * Stelian Pop <stelian@popies.net>
4*4882a593Smuzhiyun * Lead Tech Design <www.leadtechdesign.com>
5*4882a593Smuzhiyun * Copyright (C) 2008 Ronetix Ilko Iliev (www.ronetix.at)
6*4882a593Smuzhiyun * Copyright (C) 2009 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <linux/sizes.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/arch/at91sam9_smc.h>
16*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
17*4882a593Smuzhiyun #include <asm/arch/at91_rstc.h>
18*4882a593Smuzhiyun #include <asm/arch/at91_matrix.h>
19*4882a593Smuzhiyun #include <asm/arch/clk.h>
20*4882a593Smuzhiyun #include <asm/arch/gpio.h>
21*4882a593Smuzhiyun #include <lcd.h>
22*4882a593Smuzhiyun #include <atmel_lcdc.h>
23*4882a593Smuzhiyun #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
24*4882a593Smuzhiyun #include <net.h>
25*4882a593Smuzhiyun #endif
26*4882a593Smuzhiyun #include <netdev.h>
27*4882a593Smuzhiyun #include <asm/mach-types.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun * Miscelaneous platform dependent initialisations
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
pm9263_nand_hw_init(void)37*4882a593Smuzhiyun static void pm9263_nand_hw_init(void)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun unsigned long csa;
40*4882a593Smuzhiyun struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC0;
41*4882a593Smuzhiyun struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Enable CS3 */
44*4882a593Smuzhiyun csa = readl(&matrix->csa[0]) | AT91_MATRIX_CSA_EBI_CS3A;
45*4882a593Smuzhiyun writel(csa, &matrix->csa[0]);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Configure SMC CS3 for NAND/SmartMedia */
48*4882a593Smuzhiyun writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(1) |
49*4882a593Smuzhiyun AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(1),
50*4882a593Smuzhiyun &smc->cs[3].setup);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
53*4882a593Smuzhiyun AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
54*4882a593Smuzhiyun &smc->cs[3].pulse);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
57*4882a593Smuzhiyun &smc->cs[3].cycle);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
60*4882a593Smuzhiyun AT91_SMC_MODE_EXNW_DISABLE |
61*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_DBW_16
62*4882a593Smuzhiyun AT91_SMC_MODE_DBW_16 |
63*4882a593Smuzhiyun #else /* CONFIG_SYS_NAND_DBW_8 */
64*4882a593Smuzhiyun AT91_SMC_MODE_DBW_8 |
65*4882a593Smuzhiyun #endif
66*4882a593Smuzhiyun AT91_SMC_MODE_TDF_CYCLE(2),
67*4882a593Smuzhiyun &smc->cs[3].mode);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Configure RDY/BSY */
70*4882a593Smuzhiyun gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Enable NandFlash */
73*4882a593Smuzhiyun gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #ifdef CONFIG_MACB
pm9263_macb_hw_init(void)78*4882a593Smuzhiyun static void pm9263_macb_hw_init(void)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun * PB27 enables the 50MHz oscillator for Ethernet PHY
82*4882a593Smuzhiyun * 1 - enable
83*4882a593Smuzhiyun * 0 - disable
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTB, 27, 1);
86*4882a593Smuzhiyun at91_set_pio_value(AT91_PIO_PORTB, 27, 1); /* 1- enable, 0 - disable */
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_EMAC);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * Disable pull-up on:
92*4882a593Smuzhiyun * RXDV (PC25) => PHY normal mode (not Test mode)
93*4882a593Smuzhiyun * ERX0 (PE25) => PHY ADDR0
94*4882a593Smuzhiyun * ERX1 (PE26) => PHY ADDR1 => PHYADDR = 0x0
95*4882a593Smuzhiyun *
96*4882a593Smuzhiyun * PHY has internal pull-down
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun at91_set_pio_pullup(AT91_PIO_PORTC, 25, 0);
100*4882a593Smuzhiyun at91_set_pio_pullup(AT91_PIO_PORTE, 25, 0);
101*4882a593Smuzhiyun at91_set_pio_pullup(AT91_PIO_PORTE, 26, 0);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Re-enable pull-up */
104*4882a593Smuzhiyun at91_set_pio_pullup(AT91_PIO_PORTC, 25, 1);
105*4882a593Smuzhiyun at91_set_pio_pullup(AT91_PIO_PORTE, 25, 1);
106*4882a593Smuzhiyun at91_set_pio_pullup(AT91_PIO_PORTE, 26, 1);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun at91_macb_hw_init();
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun #endif
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #ifdef CONFIG_LCD
113*4882a593Smuzhiyun vidinfo_t panel_info = {
114*4882a593Smuzhiyun .vl_col = 240,
115*4882a593Smuzhiyun .vl_row = 320,
116*4882a593Smuzhiyun .vl_clk = 4965000,
117*4882a593Smuzhiyun .vl_sync = ATMEL_LCDC_INVLINE_INVERTED |
118*4882a593Smuzhiyun ATMEL_LCDC_INVFRAME_INVERTED,
119*4882a593Smuzhiyun .vl_bpix = 3,
120*4882a593Smuzhiyun .vl_tft = 1,
121*4882a593Smuzhiyun .vl_hsync_len = 5,
122*4882a593Smuzhiyun .vl_left_margin = 1,
123*4882a593Smuzhiyun .vl_right_margin = 33,
124*4882a593Smuzhiyun .vl_vsync_len = 1,
125*4882a593Smuzhiyun .vl_upper_margin = 1,
126*4882a593Smuzhiyun .vl_lower_margin = 0,
127*4882a593Smuzhiyun .mmio = ATMEL_BASE_LCDC,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
lcd_enable(void)130*4882a593Smuzhiyun void lcd_enable(void)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun at91_set_pio_value(AT91_PIO_PORTA, 22, 1); /* power up */
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
lcd_disable(void)135*4882a593Smuzhiyun void lcd_disable(void)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun at91_set_pio_value(AT91_PIO_PORTA, 22, 0); /* power down */
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun #ifdef CONFIG_LCD_IN_PSRAM
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #define PSRAM_CRE_PIN AT91_PIO_PORTB, 29
143*4882a593Smuzhiyun #define PSRAM_CTRL_REG (PHYS_PSRAM + PHYS_PSRAM_SIZE - 2)
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* Initialize the PSRAM memory */
pm9263_lcd_hw_psram_init(void)146*4882a593Smuzhiyun static int pm9263_lcd_hw_psram_init(void)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun unsigned long csa;
149*4882a593Smuzhiyun struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC1;
150*4882a593Smuzhiyun struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Enable CS3 3.3v, no pull-ups */
153*4882a593Smuzhiyun csa = readl(&matrix->csa[1]) | AT91_MATRIX_CSA_DBPUC |
154*4882a593Smuzhiyun AT91_MATRIX_CSA_VDDIOMSEL_3_3V;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun writel(csa, &matrix->csa[1]);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Configure SMC1 CS0 for PSRAM - 16-bit */
159*4882a593Smuzhiyun writel(AT91_SMC_SETUP_NWE(0) | AT91_SMC_SETUP_NCS_WR(0) |
160*4882a593Smuzhiyun AT91_SMC_SETUP_NRD(0) | AT91_SMC_SETUP_NCS_RD(0),
161*4882a593Smuzhiyun &smc->cs[0].setup);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun writel(AT91_SMC_PULSE_NWE(7) | AT91_SMC_PULSE_NCS_WR(7) |
164*4882a593Smuzhiyun AT91_SMC_PULSE_NRD(2) | AT91_SMC_PULSE_NCS_RD(7),
165*4882a593Smuzhiyun &smc->cs[0].pulse);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun writel(AT91_SMC_CYCLE_NWE(8) | AT91_SMC_CYCLE_NRD(8),
168*4882a593Smuzhiyun &smc->cs[0].cycle);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun writel(AT91_SMC_MODE_DBW_16 | AT91_SMC_MODE_PMEN | AT91_SMC_MODE_PS_32,
171*4882a593Smuzhiyun &smc->cs[0].mode);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* setup PB29 as output */
174*4882a593Smuzhiyun at91_set_pio_output(PSRAM_CRE_PIN, 1);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun at91_set_pio_value(PSRAM_CRE_PIN, 0); /* set PSRAM_CRE_PIN to '0' */
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* PSRAM: write BCR */
179*4882a593Smuzhiyun readw(PSRAM_CTRL_REG);
180*4882a593Smuzhiyun readw(PSRAM_CTRL_REG);
181*4882a593Smuzhiyun writew(1, PSRAM_CTRL_REG); /* 0 - RCR,1 - BCR */
182*4882a593Smuzhiyun writew(0x9d4f, PSRAM_CTRL_REG); /* write the BCR */
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* write RCR of the PSRAM */
185*4882a593Smuzhiyun readw(PSRAM_CTRL_REG);
186*4882a593Smuzhiyun readw(PSRAM_CTRL_REG);
187*4882a593Smuzhiyun writew(0, PSRAM_CTRL_REG); /* 0 - RCR,1 - BCR */
188*4882a593Smuzhiyun /* set RCR; 0x10-async mode,0x90-page mode */
189*4882a593Smuzhiyun writew(0x90, PSRAM_CTRL_REG);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun * test to see if the PSRAM is MT45W2M16A or MT45W2M16B
193*4882a593Smuzhiyun * MT45W2M16B - CRE must be 0
194*4882a593Smuzhiyun * MT45W2M16A - CRE must be 1
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun writew(0x1234, PHYS_PSRAM);
197*4882a593Smuzhiyun writew(0x5678, PHYS_PSRAM + 2);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* test if the chip is MT45W2M16B */
200*4882a593Smuzhiyun if ((readw(PHYS_PSRAM) != 0x1234) || (readw(PHYS_PSRAM+2) != 0x5678)) {
201*4882a593Smuzhiyun /* try with CRE=1 (MT45W2M16A) */
202*4882a593Smuzhiyun at91_set_pio_value(PSRAM_CRE_PIN, 1); /* set PSRAM_CRE_PIN to '1' */
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* write RCR of the PSRAM */
205*4882a593Smuzhiyun readw(PSRAM_CTRL_REG);
206*4882a593Smuzhiyun readw(PSRAM_CTRL_REG);
207*4882a593Smuzhiyun writew(0, PSRAM_CTRL_REG); /* 0 - RCR,1 - BCR */
208*4882a593Smuzhiyun /* set RCR;0x10-async mode,0x90-page mode */
209*4882a593Smuzhiyun writew(0x90, PSRAM_CTRL_REG);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun writew(0x1234, PHYS_PSRAM);
213*4882a593Smuzhiyun writew(0x5678, PHYS_PSRAM+2);
214*4882a593Smuzhiyun if ((readw(PHYS_PSRAM) != 0x1234)
215*4882a593Smuzhiyun || (readw(PHYS_PSRAM + 2) != 0x5678))
216*4882a593Smuzhiyun return 1;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* Bus matrix */
221*4882a593Smuzhiyun writel(AT91_MATRIX_PRA_M5(3), &matrix->pr[5].a);
222*4882a593Smuzhiyun writel(CONFIG_PSRAM_SCFG, &matrix->scfg[5]);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun #endif
227*4882a593Smuzhiyun
pm9263_lcd_hw_init(void)228*4882a593Smuzhiyun static void pm9263_lcd_hw_init(void)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 0, 0); /* LCDVSYNC */
231*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 1, 0); /* LCDHSYNC */
232*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 2, 0); /* LCDDOTCK */
233*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 3, 0); /* LCDDEN */
234*4882a593Smuzhiyun at91_set_b_periph(AT91_PIO_PORTB, 9, 0); /* LCDCC */
235*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 6, 0); /* LCDD2 */
236*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 7, 0); /* LCDD3 */
237*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 8, 0); /* LCDD4 */
238*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 9, 0); /* LCDD5 */
239*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 10, 0); /* LCDD6 */
240*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 11, 0); /* LCDD7 */
241*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 14, 0); /* LCDD10 */
242*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 15, 0); /* LCDD11 */
243*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 16, 0); /* LCDD12 */
244*4882a593Smuzhiyun at91_set_b_periph(AT91_PIO_PORTC, 12, 0); /* LCDD13 */
245*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 18, 0); /* LCDD14 */
246*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 19, 0); /* LCDD15 */
247*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 22, 0); /* LCDD18 */
248*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 23, 0); /* LCDD19 */
249*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 24, 0); /* LCDD20 */
250*4882a593Smuzhiyun at91_set_b_periph(AT91_PIO_PORTC, 17, 0); /* LCDD21 */
251*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 26, 0); /* LCDD22 */
252*4882a593Smuzhiyun at91_set_a_periph(AT91_PIO_PORTC, 27, 0); /* LCDD23 */
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun at91_periph_clk_enable(ATMEL_ID_LCDC);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* Power Control */
257*4882a593Smuzhiyun at91_set_pio_output(AT91_PIO_PORTA, 22, 1);
258*4882a593Smuzhiyun at91_set_pio_value(AT91_PIO_PORTA, 22, 0); /* power down */
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun #ifdef CONFIG_LCD_IN_PSRAM
261*4882a593Smuzhiyun /* initialize te PSRAM */
262*4882a593Smuzhiyun int stat = pm9263_lcd_hw_psram_init();
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun gd->fb_base = (stat == 0) ? PHYS_PSRAM : ATMEL_BASE_SRAM0;
265*4882a593Smuzhiyun #else
266*4882a593Smuzhiyun gd->fb_base = ATMEL_BASE_SRAM0;
267*4882a593Smuzhiyun #endif
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #ifdef CONFIG_LCD_INFO
272*4882a593Smuzhiyun #include <nand.h>
273*4882a593Smuzhiyun #include <version.h>
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun extern flash_info_t flash_info[];
276*4882a593Smuzhiyun
lcd_show_board_info(void)277*4882a593Smuzhiyun void lcd_show_board_info(void)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun ulong dram_size, nand_size, flash_size;
280*4882a593Smuzhiyun int i;
281*4882a593Smuzhiyun char temp[32];
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun lcd_printf ("%s\n", U_BOOT_VERSION);
284*4882a593Smuzhiyun lcd_printf ("(C) 2009 Ronetix GmbH\n");
285*4882a593Smuzhiyun lcd_printf ("support@ronetix.at\n");
286*4882a593Smuzhiyun lcd_printf ("%s CPU at %s MHz",
287*4882a593Smuzhiyun CONFIG_SYS_AT91_CPU_NAME,
288*4882a593Smuzhiyun strmhz(temp, get_cpu_clk_rate()));
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun dram_size = 0;
291*4882a593Smuzhiyun for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
292*4882a593Smuzhiyun dram_size += gd->bd->bi_dram[i].size;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun nand_size = 0;
295*4882a593Smuzhiyun for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
296*4882a593Smuzhiyun nand_size += get_nand_dev_by_index(i)->size;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun flash_size = 0;
299*4882a593Smuzhiyun for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++)
300*4882a593Smuzhiyun flash_size += flash_info[i].size;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun lcd_printf ("%ld MB SDRAM, %ld MB NAND\n%ld MB NOR Flash\n"
303*4882a593Smuzhiyun "4 MB PSRAM\n",
304*4882a593Smuzhiyun dram_size >> 20,
305*4882a593Smuzhiyun nand_size >> 20,
306*4882a593Smuzhiyun flash_size >> 20);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun #endif /* CONFIG_LCD_INFO */
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun #endif /* CONFIG_LCD */
311*4882a593Smuzhiyun
board_early_init_f(void)312*4882a593Smuzhiyun int board_early_init_f(void)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
board_init(void)317*4882a593Smuzhiyun int board_init(void)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun /* arch number of AT91SAM9263EK-Board */
320*4882a593Smuzhiyun gd->bd->bi_arch_number = MACH_TYPE_PM9263;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* adress of boot parameters */
323*4882a593Smuzhiyun gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
326*4882a593Smuzhiyun pm9263_nand_hw_init();
327*4882a593Smuzhiyun #endif
328*4882a593Smuzhiyun #ifdef CONFIG_MACB
329*4882a593Smuzhiyun pm9263_macb_hw_init();
330*4882a593Smuzhiyun #endif
331*4882a593Smuzhiyun #ifdef CONFIG_USB_OHCI_NEW
332*4882a593Smuzhiyun at91_uhp_hw_init();
333*4882a593Smuzhiyun #endif
334*4882a593Smuzhiyun #ifdef CONFIG_LCD
335*4882a593Smuzhiyun pm9263_lcd_hw_init();
336*4882a593Smuzhiyun #endif
337*4882a593Smuzhiyun return 0;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
dram_init(void)340*4882a593Smuzhiyun int dram_init(void)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun /* dram_init must store complete ramsize in gd->ram_size */
343*4882a593Smuzhiyun gd->ram_size = get_ram_size((void *)PHYS_SDRAM,
344*4882a593Smuzhiyun PHYS_SDRAM_SIZE);
345*4882a593Smuzhiyun return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
dram_init_banksize(void)348*4882a593Smuzhiyun int dram_init_banksize(void)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun gd->bd->bi_dram[0].start = PHYS_SDRAM;
351*4882a593Smuzhiyun gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun return 0;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun #ifdef CONFIG_RESET_PHY_R
reset_phy(void)357*4882a593Smuzhiyun void reset_phy(void)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun #endif
361*4882a593Smuzhiyun
board_eth_init(bd_t * bis)362*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun int rc = 0;
365*4882a593Smuzhiyun #ifdef CONFIG_MACB
366*4882a593Smuzhiyun rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC, 0x01);
367*4882a593Smuzhiyun #endif
368*4882a593Smuzhiyun return rc;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun #ifdef CONFIG_DISPLAY_BOARDINFO
checkboard(void)372*4882a593Smuzhiyun int checkboard (void)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun char *ss;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun printf ("Board : Ronetix PM9263\n");
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun switch (gd->fb_base) {
379*4882a593Smuzhiyun case PHYS_PSRAM:
380*4882a593Smuzhiyun ss = "(PSRAM)";
381*4882a593Smuzhiyun break;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun case ATMEL_BASE_SRAM0:
384*4882a593Smuzhiyun ss = "(Internal SRAM)";
385*4882a593Smuzhiyun break;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun default:
388*4882a593Smuzhiyun ss = "";
389*4882a593Smuzhiyun break;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun printf("Video memory : 0x%08lX %s\n", gd->fb_base, ss );
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun printf ("\n");
394*4882a593Smuzhiyun return 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun #endif
397