xref: /OK3568_Linux_fs/u-boot/board/ronetix/pm9261/pm9261.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2007-2008
3*4882a593Smuzhiyun  * Stelian Pop <stelian@popies.net>
4*4882a593Smuzhiyun  * Lead Tech Design <www.leadtechdesign.com>
5*4882a593Smuzhiyun  * Copyright (C) 2008 Ronetix Ilko Iliev (www.ronetix.at)
6*4882a593Smuzhiyun  * Copyright (C) 2009 Jean-Christopher PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <linux/sizes.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/arch/at91sam9_smc.h>
16*4882a593Smuzhiyun #include <asm/arch/at91_common.h>
17*4882a593Smuzhiyun #include <asm/arch/at91_rstc.h>
18*4882a593Smuzhiyun #include <asm/arch/at91_matrix.h>
19*4882a593Smuzhiyun #include <asm/arch/clk.h>
20*4882a593Smuzhiyun #include <asm/arch/gpio.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <lcd.h>
23*4882a593Smuzhiyun #include <atmel_lcdc.h>
24*4882a593Smuzhiyun #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_DRIVER_DM9000)
25*4882a593Smuzhiyun #include <net.h>
26*4882a593Smuzhiyun #endif
27*4882a593Smuzhiyun #include <netdev.h>
28*4882a593Smuzhiyun #include <asm/mach-types.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun  * Miscelaneous platform dependent initialisations
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
pm9261_nand_hw_init(void)38*4882a593Smuzhiyun static void pm9261_nand_hw_init(void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	unsigned long csa;
41*4882a593Smuzhiyun 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
42*4882a593Smuzhiyun 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	/* Enable CS3 */
45*4882a593Smuzhiyun 	csa = readl(&matrix->csa) | AT91_MATRIX_CSA_EBI_CS3A;
46*4882a593Smuzhiyun 	writel(csa, &matrix->csa);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	/* Configure SMC CS3 for NAND/SmartMedia */
49*4882a593Smuzhiyun 	writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
50*4882a593Smuzhiyun 		AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
51*4882a593Smuzhiyun 		&smc->cs[3].setup);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
54*4882a593Smuzhiyun 		AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
55*4882a593Smuzhiyun 		&smc->cs[3].pulse);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
58*4882a593Smuzhiyun 		&smc->cs[3].cycle);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
61*4882a593Smuzhiyun 		AT91_SMC_MODE_EXNW_DISABLE |
62*4882a593Smuzhiyun #ifdef CONFIG_SYS_NAND_DBW_16
63*4882a593Smuzhiyun 		AT91_SMC_MODE_DBW_16 |
64*4882a593Smuzhiyun #else /* CONFIG_SYS_NAND_DBW_8 */
65*4882a593Smuzhiyun 		AT91_SMC_MODE_DBW_8 |
66*4882a593Smuzhiyun #endif
67*4882a593Smuzhiyun 		AT91_SMC_MODE_TDF_CYCLE(2),
68*4882a593Smuzhiyun 		&smc->cs[3].mode);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_PIOA);
71*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_PIOC);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	/* Configure RDY/BSY */
74*4882a593Smuzhiyun 	gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/* Enable NandFlash */
77*4882a593Smuzhiyun 	gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTC, 0, 0);	/* NANDOE */
80*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTC, 1, 0);	/* NANDWE */
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_DM9000
pm9261_dm9000_hw_init(void)86*4882a593Smuzhiyun static void pm9261_dm9000_hw_init(void)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* Configure SMC CS2 for DM9000 */
91*4882a593Smuzhiyun 	writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
92*4882a593Smuzhiyun 		AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
93*4882a593Smuzhiyun 		&smc->cs[2].setup);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(8) |
96*4882a593Smuzhiyun 		AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(8),
97*4882a593Smuzhiyun 		&smc->cs[2].pulse);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	writel(AT91_SMC_CYCLE_NWE(16) | AT91_SMC_CYCLE_NRD(16),
100*4882a593Smuzhiyun 		&smc->cs[2].cycle);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
103*4882a593Smuzhiyun 		AT91_SMC_MODE_EXNW_DISABLE |
104*4882a593Smuzhiyun 		AT91_SMC_MODE_BAT | AT91_SMC_MODE_DBW_16 |
105*4882a593Smuzhiyun 		AT91_SMC_MODE_TDF_CYCLE(1),
106*4882a593Smuzhiyun 		&smc->cs[2].mode);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* Configure Interrupt pin as input, no pull-up */
109*4882a593Smuzhiyun 	at91_periph_clk_enable(ATMEL_ID_PIOA);
110*4882a593Smuzhiyun 	at91_set_pio_input(AT91_PIO_PORTA, 24, 0);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #ifdef CONFIG_LCD
115*4882a593Smuzhiyun vidinfo_t panel_info = {
116*4882a593Smuzhiyun 	.vl_col =		240,
117*4882a593Smuzhiyun 	.vl_row =		320,
118*4882a593Smuzhiyun 	.vl_clk =		4965000,
119*4882a593Smuzhiyun 	.vl_sync =		ATMEL_LCDC_INVLINE_INVERTED |
120*4882a593Smuzhiyun 				ATMEL_LCDC_INVFRAME_INVERTED,
121*4882a593Smuzhiyun 	.vl_bpix =		3,
122*4882a593Smuzhiyun 	.vl_tft =		1,
123*4882a593Smuzhiyun 	.vl_hsync_len =		5,
124*4882a593Smuzhiyun 	.vl_left_margin =	1,
125*4882a593Smuzhiyun 	.vl_right_margin =	33,
126*4882a593Smuzhiyun 	.vl_vsync_len =		1,
127*4882a593Smuzhiyun 	.vl_upper_margin =	1,
128*4882a593Smuzhiyun 	.vl_lower_margin =	0,
129*4882a593Smuzhiyun 	.mmio =			ATMEL_BASE_LCDC,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
lcd_enable(void)132*4882a593Smuzhiyun void lcd_enable(void)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	at91_set_pio_value(AT91_PIO_PORTA, 22, 0);  /* power up */
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
lcd_disable(void)137*4882a593Smuzhiyun void lcd_disable(void)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	at91_set_pio_value(AT91_PIO_PORTA, 22, 1);  /* power down */
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
pm9261_lcd_hw_init(void)142*4882a593Smuzhiyun static void pm9261_lcd_hw_init(void)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 1, 0);	/* LCDHSYNC */
145*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 2, 0);	/* LCDDOTCK */
146*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 3, 0);	/* LCDDEN */
147*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 4, 0);	/* LCDCC */
148*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 7, 0);	/* LCDD2 */
149*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 8, 0);	/* LCDD3 */
150*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 9, 0);	/* LCDD4 */
151*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 10, 0);	/* LCDD5 */
152*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 11, 0);	/* LCDD6 */
153*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 12, 0);	/* LCDD7 */
154*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 15, 0);	/* LCDD10 */
155*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 16, 0);	/* LCDD11 */
156*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 17, 0);	/* LCDD12 */
157*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 18, 0);	/* LCDD13 */
158*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 19, 0);	/* LCDD14 */
159*4882a593Smuzhiyun 	at91_set_a_periph(AT91_PIO_PORTB, 20, 0);	/* LCDD15 */
160*4882a593Smuzhiyun 	at91_set_b_periph(AT91_PIO_PORTB, 23, 0);	/* LCDD18 */
161*4882a593Smuzhiyun 	at91_set_b_periph(AT91_PIO_PORTB, 24, 0);	/* LCDD19 */
162*4882a593Smuzhiyun 	at91_set_b_periph(AT91_PIO_PORTB, 25, 0);	/* LCDD20 */
163*4882a593Smuzhiyun 	at91_set_b_periph(AT91_PIO_PORTB, 26, 0);	/* LCDD21 */
164*4882a593Smuzhiyun 	at91_set_b_periph(AT91_PIO_PORTB, 27, 0);	/* LCDD22 */
165*4882a593Smuzhiyun 	at91_set_b_periph(AT91_PIO_PORTB, 28, 0);	/* LCDD23 */
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	at91_system_clk_enable(AT91_PMC_HCK1);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	gd->fb_base = ATMEL_BASE_SRAM;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #ifdef CONFIG_LCD_INFO
173*4882a593Smuzhiyun #include <nand.h>
174*4882a593Smuzhiyun #include <version.h>
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun extern flash_info_t flash_info[];
177*4882a593Smuzhiyun 
lcd_show_board_info(void)178*4882a593Smuzhiyun void lcd_show_board_info(void)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	ulong dram_size, nand_size, flash_size;
181*4882a593Smuzhiyun 	int i;
182*4882a593Smuzhiyun 	char temp[32];
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	lcd_printf ("%s\n", U_BOOT_VERSION);
185*4882a593Smuzhiyun 	lcd_printf ("(C) 2009 Ronetix GmbH\n");
186*4882a593Smuzhiyun 	lcd_printf ("support@ronetix.at\n");
187*4882a593Smuzhiyun 	lcd_printf ("%s CPU at %s MHz",
188*4882a593Smuzhiyun 		CONFIG_SYS_AT91_CPU_NAME,
189*4882a593Smuzhiyun 		strmhz(temp, get_cpu_clk_rate()));
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	dram_size = 0;
192*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
193*4882a593Smuzhiyun 		dram_size += gd->bd->bi_dram[i].size;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	nand_size = 0;
196*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
197*4882a593Smuzhiyun 		nand_size += get_nand_dev_by_index(i)->size;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	flash_size = 0;
200*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++)
201*4882a593Smuzhiyun 		flash_size += flash_info[i].size;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	lcd_printf ("%ld MB SDRAM, %ld MB NAND\n%ld MB NOR Flash\n"
204*4882a593Smuzhiyun 			"%ld MB DataFlash\n",
205*4882a593Smuzhiyun 		dram_size >> 20,
206*4882a593Smuzhiyun 		nand_size >> 20,
207*4882a593Smuzhiyun 		flash_size >> 20);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun #endif /* CONFIG_LCD_INFO */
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #endif /* CONFIG_LCD */
212*4882a593Smuzhiyun 
board_early_init_f(void)213*4882a593Smuzhiyun int board_early_init_f(void)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
board_init(void)218*4882a593Smuzhiyun int board_init(void)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	/* arch number of PM9261-Board */
221*4882a593Smuzhiyun 	gd->bd->bi_arch_number = MACH_TYPE_PM9261;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* adress of boot parameters */
224*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
227*4882a593Smuzhiyun 	pm9261_nand_hw_init();
228*4882a593Smuzhiyun #endif
229*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_DM9000
230*4882a593Smuzhiyun 	pm9261_dm9000_hw_init();
231*4882a593Smuzhiyun #endif
232*4882a593Smuzhiyun #ifdef CONFIG_LCD
233*4882a593Smuzhiyun 	pm9261_lcd_hw_init();
234*4882a593Smuzhiyun #endif
235*4882a593Smuzhiyun 	return 0;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_DM9000
board_eth_init(bd_t * bis)239*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	return dm9000_initialize(bis);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun #endif
244*4882a593Smuzhiyun 
dram_init(void)245*4882a593Smuzhiyun int dram_init(void)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	/* dram_init must store complete ramsize in gd->ram_size */
248*4882a593Smuzhiyun 	gd->ram_size = get_ram_size((void *)PHYS_SDRAM,
249*4882a593Smuzhiyun 				PHYS_SDRAM_SIZE);
250*4882a593Smuzhiyun 	return 0;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
dram_init_banksize(void)253*4882a593Smuzhiyun int dram_init_banksize(void)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	gd->bd->bi_dram[0].start = PHYS_SDRAM;
256*4882a593Smuzhiyun 	gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	return 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #ifdef CONFIG_RESET_PHY_R
reset_phy(void)262*4882a593Smuzhiyun void reset_phy(void)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_DM9000
265*4882a593Smuzhiyun 	/*
266*4882a593Smuzhiyun 	 * Initialize ethernet HW addr prior to starting Linux,
267*4882a593Smuzhiyun 	 * needed for nfsroot
268*4882a593Smuzhiyun 	 */
269*4882a593Smuzhiyun 	eth_init();
270*4882a593Smuzhiyun #endif
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun #endif
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun #ifdef CONFIG_DISPLAY_BOARDINFO
checkboard(void)275*4882a593Smuzhiyun int checkboard (void)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	char buf[32];
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	printf ("Board : Ronetix PM9261\n");
280*4882a593Smuzhiyun 	printf ("Crystal frequency: %8s MHz\n",
281*4882a593Smuzhiyun 					strmhz(buf, get_main_clk_rate()));
282*4882a593Smuzhiyun 	printf ("CPU clock        : %8s MHz\n",
283*4882a593Smuzhiyun 					strmhz(buf, get_cpu_clk_rate()));
284*4882a593Smuzhiyun 	printf ("Master clock     : %8s MHz\n",
285*4882a593Smuzhiyun 					strmhz(buf, get_mck_clk_rate()));
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun #endif
290