1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * board/renesas/stout/stout.c
3*4882a593Smuzhiyun * This file is Stout board support.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Renesas Electronics Europe GmbH
6*4882a593Smuzhiyun * Copyright (C) 2015 Renesas Electronics Corporation
7*4882a593Smuzhiyun * Copyright (C) 2015 Cogent Embedded, Inc.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <malloc.h>
14*4882a593Smuzhiyun #include <netdev.h>
15*4882a593Smuzhiyun #include <dm.h>
16*4882a593Smuzhiyun #include <dm/platform_data/serial_sh.h>
17*4882a593Smuzhiyun #include <asm/processor.h>
18*4882a593Smuzhiyun #include <asm/mach-types.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <linux/errno.h>
21*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
22*4882a593Smuzhiyun #include <asm/gpio.h>
23*4882a593Smuzhiyun #include <asm/arch/rmobile.h>
24*4882a593Smuzhiyun #include <asm/arch/rcar-mstp.h>
25*4882a593Smuzhiyun #include <asm/arch/mmc.h>
26*4882a593Smuzhiyun #include <asm/arch/sh_sdhi.h>
27*4882a593Smuzhiyun #include <miiphy.h>
28*4882a593Smuzhiyun #include <i2c.h>
29*4882a593Smuzhiyun #include <mmc.h>
30*4882a593Smuzhiyun #include "qos.h"
31*4882a593Smuzhiyun #include "cpld.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define CLK2MHZ(clk) (clk / 1000 / 1000)
s_init(void)36*4882a593Smuzhiyun void s_init(void)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
39*4882a593Smuzhiyun struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* Watchdog init */
42*4882a593Smuzhiyun writel(0xA5A5A500, &rwdt->rwtcsra);
43*4882a593Smuzhiyun writel(0xA5A5A500, &swdt->swtcsra);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* CPU frequency setting. Set to 1.4GHz */
46*4882a593Smuzhiyun if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) {
47*4882a593Smuzhiyun u32 stat = 0;
48*4882a593Smuzhiyun u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1)
49*4882a593Smuzhiyun << PLL0_STC_BIT;
50*4882a593Smuzhiyun clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun do {
53*4882a593Smuzhiyun stat = readl(PLLECR) & PLL0ST;
54*4882a593Smuzhiyun } while (stat == 0x0);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* QoS(Quality-of-Service) Init */
58*4882a593Smuzhiyun qos_init();
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define TMU0_MSTP125 (1 << 25)
62*4882a593Smuzhiyun #define SCIFA0_MSTP204 (1 << 4)
63*4882a593Smuzhiyun #define SDHI0_MSTP314 (1 << 14)
64*4882a593Smuzhiyun #define SDHI2_MSTP312 (1 << 12)
65*4882a593Smuzhiyun #define ETHER_MSTP813 (1 << 13)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define MSTPSR3 0xE6150048
68*4882a593Smuzhiyun #define SMSTPCR3 0xE615013C
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define SD2CKCR 0xE6150078
71*4882a593Smuzhiyun #define SD2_97500KHZ 0x7
72*4882a593Smuzhiyun
board_early_init_f(void)73*4882a593Smuzhiyun int board_early_init_f(void)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun /* TMU0 */
76*4882a593Smuzhiyun mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
77*4882a593Smuzhiyun /* SCIFA0 */
78*4882a593Smuzhiyun mstp_clrbits_le32(MSTPSR2, SMSTPCR2, SCIFA0_MSTP204);
79*4882a593Smuzhiyun /* ETHER */
80*4882a593Smuzhiyun mstp_clrbits_le32(MSTPSR8, SMSTPCR8, ETHER_MSTP813);
81*4882a593Smuzhiyun /* SDHI0,2 */
82*4882a593Smuzhiyun mstp_clrbits_le32(MSTPSR3, SMSTPCR3, SDHI0_MSTP314 | SDHI2_MSTP312);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /*
85*4882a593Smuzhiyun * SD0 clock is set to 97.5MHz by default.
86*4882a593Smuzhiyun * Set SD2 to the 97.5MHz as well.
87*4882a593Smuzhiyun */
88*4882a593Smuzhiyun writel(SD2_97500KHZ, SD2CKCR);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
board_init(void)93*4882a593Smuzhiyun int board_init(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun /* adress of boot parameters */
96*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Init PFC controller */
99*4882a593Smuzhiyun r8a7790_pinmux_init();
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun cpld_init();
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #ifdef CONFIG_SH_ETHER
104*4882a593Smuzhiyun /* ETHER Enable */
105*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_CRS_DV, NULL);
106*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_RX_ER, NULL);
107*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_RXD0, NULL);
108*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_RXD1, NULL);
109*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_LINK, NULL);
110*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_REF_CLK, NULL);
111*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_MDIO, NULL);
112*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_TXD1, NULL);
113*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_TX_EN, NULL);
114*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_MAGIC, NULL);
115*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_TXD0, NULL);
116*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_MDC, NULL);
117*4882a593Smuzhiyun gpio_request(GPIO_FN_IRQ1, NULL);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun gpio_request(GPIO_GP_3_31, NULL); /* PHY_RST */
120*4882a593Smuzhiyun gpio_direction_output(GPIO_GP_3_31, 0);
121*4882a593Smuzhiyun mdelay(20);
122*4882a593Smuzhiyun gpio_set_value(GPIO_GP_3_31, 1);
123*4882a593Smuzhiyun udelay(1);
124*4882a593Smuzhiyun #endif
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return 0;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define CXR24 0xEE7003C0 /* MAC address high register */
130*4882a593Smuzhiyun #define CXR25 0xEE7003C8 /* MAC address low register */
board_eth_init(bd_t * bis)131*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun int ret = -ENODEV;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #ifdef CONFIG_SH_ETHER
136*4882a593Smuzhiyun u32 val;
137*4882a593Smuzhiyun unsigned char enetaddr[6];
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun ret = sh_eth_initialize(bis);
140*4882a593Smuzhiyun if (!eth_env_get_enetaddr("ethaddr", enetaddr))
141*4882a593Smuzhiyun return ret;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* Set Mac address */
144*4882a593Smuzhiyun val = enetaddr[0] << 24 | enetaddr[1] << 16 |
145*4882a593Smuzhiyun enetaddr[2] << 8 | enetaddr[3];
146*4882a593Smuzhiyun writel(val, CXR24);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun val = enetaddr[4] << 8 | enetaddr[5];
149*4882a593Smuzhiyun writel(val, CXR25);
150*4882a593Smuzhiyun #endif
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return ret;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* Stout has KSZ8041NL/RNL */
156*4882a593Smuzhiyun #define PHY_CONTROL1 0x1E
157*4882a593Smuzhiyun #define PHY_LED_MODE 0xC0000
158*4882a593Smuzhiyun #define PHY_LED_MODE_ACK 0x4000
board_phy_config(struct phy_device * phydev)159*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
162*4882a593Smuzhiyun ret &= ~PHY_LED_MODE;
163*4882a593Smuzhiyun ret |= PHY_LED_MODE_ACK;
164*4882a593Smuzhiyun ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)169*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun int ret = -ENODEV;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #ifdef CONFIG_SH_SDHI
174*4882a593Smuzhiyun gpio_request(GPIO_FN_SD0_DAT0, NULL);
175*4882a593Smuzhiyun gpio_request(GPIO_FN_SD0_DAT1, NULL);
176*4882a593Smuzhiyun gpio_request(GPIO_FN_SD0_DAT2, NULL);
177*4882a593Smuzhiyun gpio_request(GPIO_FN_SD0_DAT3, NULL);
178*4882a593Smuzhiyun gpio_request(GPIO_FN_SD0_CLK, NULL);
179*4882a593Smuzhiyun gpio_request(GPIO_FN_SD0_CMD, NULL);
180*4882a593Smuzhiyun gpio_request(GPIO_FN_SD0_CD, NULL);
181*4882a593Smuzhiyun gpio_request(GPIO_FN_SD2_DAT0, NULL);
182*4882a593Smuzhiyun gpio_request(GPIO_FN_SD2_DAT1, NULL);
183*4882a593Smuzhiyun gpio_request(GPIO_FN_SD2_DAT2, NULL);
184*4882a593Smuzhiyun gpio_request(GPIO_FN_SD2_DAT3, NULL);
185*4882a593Smuzhiyun gpio_request(GPIO_FN_SD2_CLK, NULL);
186*4882a593Smuzhiyun gpio_request(GPIO_FN_SD2_CMD, NULL);
187*4882a593Smuzhiyun gpio_request(GPIO_FN_SD2_CD, NULL);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* SDHI0 - needs CPLD mux setup */
190*4882a593Smuzhiyun gpio_request(GPIO_GP_3_30, NULL);
191*4882a593Smuzhiyun gpio_direction_output(GPIO_GP_3_30, 1); /* VLDO3=3.3V */
192*4882a593Smuzhiyun gpio_request(GPIO_GP_5_24, NULL);
193*4882a593Smuzhiyun gpio_direction_output(GPIO_GP_5_24, 1); /* power on */
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun ret = sh_sdhi_init(CONFIG_SYS_SH_SDHI0_BASE, 0,
196*4882a593Smuzhiyun SH_SDHI_QUIRK_16BIT_BUF);
197*4882a593Smuzhiyun if (ret)
198*4882a593Smuzhiyun return ret;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* SDHI2 - needs CPLD mux setup */
201*4882a593Smuzhiyun gpio_request(GPIO_GP_3_29, NULL);
202*4882a593Smuzhiyun gpio_direction_output(GPIO_GP_3_29, 1); /* VLDO4=3.3V */
203*4882a593Smuzhiyun gpio_request(GPIO_GP_5_25, NULL);
204*4882a593Smuzhiyun gpio_direction_output(GPIO_GP_5_25, 1); /* power on */
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun ret = sh_sdhi_init(CONFIG_SYS_SH_SDHI2_BASE, 2, 0);
207*4882a593Smuzhiyun #endif
208*4882a593Smuzhiyun return ret;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun
dram_init(void)212*4882a593Smuzhiyun int dram_init(void)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun const struct rmobile_sysinfo sysinfo = {
220*4882a593Smuzhiyun CONFIG_ARCH_RMOBILE_BOARD_STRING
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static const struct sh_serial_platdata serial_platdata = {
224*4882a593Smuzhiyun .base = SCIFA0_BASE,
225*4882a593Smuzhiyun .type = PORT_SCIFA,
226*4882a593Smuzhiyun .clk = CONFIG_MP_CLK_FREQ,
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun U_BOOT_DEVICE(stout_serials) = {
230*4882a593Smuzhiyun .name = "serial_sh",
231*4882a593Smuzhiyun .platdata = &serial_platdata,
232*4882a593Smuzhiyun };
233