xref: /OK3568_Linux_fs/u-boot/board/renesas/silk/silk.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * board/renesas/silk/silk.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2015 Renesas Electronics Corporation
5*4882a593Smuzhiyun  * Copyright (C) 2015 Cogent Embedded, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier: GPL-2.0
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <malloc.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <dm/platform_data/serial_sh.h>
14*4882a593Smuzhiyun #include <asm/processor.h>
15*4882a593Smuzhiyun #include <asm/mach-types.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
19*4882a593Smuzhiyun #include <asm/gpio.h>
20*4882a593Smuzhiyun #include <asm/arch/rmobile.h>
21*4882a593Smuzhiyun #include <asm/arch/rcar-mstp.h>
22*4882a593Smuzhiyun #include <asm/arch/mmc.h>
23*4882a593Smuzhiyun #include <asm/arch/sh_sdhi.h>
24*4882a593Smuzhiyun #include <netdev.h>
25*4882a593Smuzhiyun #include <miiphy.h>
26*4882a593Smuzhiyun #include <i2c.h>
27*4882a593Smuzhiyun #include <div64.h>
28*4882a593Smuzhiyun #include "qos.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define CLK2MHZ(clk)	(clk / 1000 / 1000)
s_init(void)33*4882a593Smuzhiyun void s_init(void)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
36*4882a593Smuzhiyun 	struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	/* Watchdog init */
39*4882a593Smuzhiyun 	writel(0xA5A5A500, &rwdt->rwtcsra);
40*4882a593Smuzhiyun 	writel(0xA5A5A500, &swdt->swtcsra);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	/* QoS */
43*4882a593Smuzhiyun 	qos_init();
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define TMU0_MSTP125	(1 << 25)
47*4882a593Smuzhiyun #define SCIF2_MSTP719	(1 << 19)
48*4882a593Smuzhiyun #define ETHER_MSTP813	(1 << 13)
49*4882a593Smuzhiyun #define IIC1_MSTP323	(1 << 23)
50*4882a593Smuzhiyun #define MMC0_MSTP315	(1 << 15)
51*4882a593Smuzhiyun #define SDHI1_MSTP312	(1 << 12)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define SD1CKCR		0xE6150078
54*4882a593Smuzhiyun #define SD1_97500KHZ	0x7
55*4882a593Smuzhiyun 
board_early_init_f(void)56*4882a593Smuzhiyun int board_early_init_f(void)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	/* TMU */
59*4882a593Smuzhiyun 	mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	/* SCIF2 */
62*4882a593Smuzhiyun 	mstp_clrbits_le32(MSTPSR7, SMSTPCR7, SCIF2_MSTP719);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	/* ETHER */
65*4882a593Smuzhiyun 	mstp_clrbits_le32(MSTPSR8, SMSTPCR8, ETHER_MSTP813);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	/* IIC1 / sh-i2c ch1 */
68*4882a593Smuzhiyun 	mstp_clrbits_le32(MSTPSR3, SMSTPCR3, IIC1_MSTP323);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #ifdef CONFIG_SH_MMCIF
71*4882a593Smuzhiyun 	/* MMC */
72*4882a593Smuzhiyun 	mstp_clrbits_le32(MSTPSR3, SMSTPCR3, MMC0_MSTP315);
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #ifdef CONFIG_SH_SDHI
76*4882a593Smuzhiyun 	/* SDHI1 */
77*4882a593Smuzhiyun 	mstp_clrbits_le32(MSTPSR3, SMSTPCR3, SDHI1_MSTP312);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	/*
80*4882a593Smuzhiyun 	 * Set SD1 to the 97.5MHz
81*4882a593Smuzhiyun 	 */
82*4882a593Smuzhiyun 	writel(SD1_97500KHZ, SD1CKCR);
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun 	return 0;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* LSI pin pull-up control */
88*4882a593Smuzhiyun #define PUPR3		0xe606010C
89*4882a593Smuzhiyun #define PUPR3_ETH	0x006FF800
90*4882a593Smuzhiyun #define PUPR1		0xe6060104
91*4882a593Smuzhiyun #define PUPR1_DREQ0_N	(1 << 20)
board_init(void)92*4882a593Smuzhiyun int board_init(void)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	/* adress of boot parameters */
95*4882a593Smuzhiyun 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/* Init PFC controller */
98*4882a593Smuzhiyun 	r8a7794_pinmux_init();
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/* Ether Enable */
101*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_CRS_DV, NULL);
102*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_RX_ER, NULL);
103*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_RXD0, NULL);
104*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_RXD1, NULL);
105*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_LINK, NULL);
106*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_REFCLK, NULL);
107*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_MDIO, NULL);
108*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_TXD1, NULL);
109*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_TX_EN, NULL);
110*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_MAGIC, NULL);
111*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_TXD0, NULL);
112*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_MDC, NULL);
113*4882a593Smuzhiyun 	gpio_request(GPIO_FN_IRQ8, NULL);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* PHY reset */
116*4882a593Smuzhiyun 	mstp_clrbits_le32(PUPR3, PUPR3, PUPR3_ETH);
117*4882a593Smuzhiyun 	gpio_request(GPIO_GP_1_24, NULL);
118*4882a593Smuzhiyun 	mstp_clrbits_le32(PUPR1, PUPR1, PUPR1_DREQ0_N);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	gpio_direction_output(GPIO_GP_1_24, 0);
121*4882a593Smuzhiyun 	mdelay(20);
122*4882a593Smuzhiyun 	gpio_set_value(GPIO_GP_1_24, 1);
123*4882a593Smuzhiyun 	udelay(1);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define CXR24 0xEE7003C0 /* MAC address high register */
129*4882a593Smuzhiyun #define CXR25 0xEE7003C8 /* MAC address low register */
board_eth_init(bd_t * bis)130*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun #ifdef CONFIG_SH_ETHER
133*4882a593Smuzhiyun 	int ret = -ENODEV;
134*4882a593Smuzhiyun 	u32 val;
135*4882a593Smuzhiyun 	unsigned char enetaddr[6];
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	ret = sh_eth_initialize(bis);
138*4882a593Smuzhiyun 	if (!eth_env_get_enetaddr("ethaddr", enetaddr))
139*4882a593Smuzhiyun 		return ret;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/* Set Mac address */
142*4882a593Smuzhiyun 	val = enetaddr[0] << 24 | enetaddr[1] << 16 |
143*4882a593Smuzhiyun 		enetaddr[2] << 8 | enetaddr[3];
144*4882a593Smuzhiyun 	writel(val, CXR24);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	val = enetaddr[4] << 8 | enetaddr[5];
147*4882a593Smuzhiyun 	writel(val, CXR25);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	return ret;
150*4882a593Smuzhiyun #else
151*4882a593Smuzhiyun 	return 0;
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)155*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	int ret = -ENODEV;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #ifdef CONFIG_SH_MMCIF
160*4882a593Smuzhiyun 	/* MMC0 */
161*4882a593Smuzhiyun 	gpio_request(GPIO_GP_4_31, NULL);
162*4882a593Smuzhiyun 	gpio_direction_output(GPIO_GP_4_31, 1);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	ret = mmcif_mmc_init();
165*4882a593Smuzhiyun #endif
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #ifdef CONFIG_SH_SDHI
168*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD1_DATA0, NULL);
169*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD1_DATA1, NULL);
170*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD1_DATA2, NULL);
171*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD1_DATA3, NULL);
172*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD1_CLK, NULL);
173*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD1_CMD, NULL);
174*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD1_CD, NULL);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* SDHI 1 */
177*4882a593Smuzhiyun 	gpio_request(GPIO_GP_4_26, NULL);
178*4882a593Smuzhiyun 	gpio_request(GPIO_GP_4_29, NULL);
179*4882a593Smuzhiyun 	gpio_direction_output(GPIO_GP_4_26, 1);
180*4882a593Smuzhiyun 	gpio_direction_output(GPIO_GP_4_29, 1);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	ret = sh_sdhi_init(CONFIG_SYS_SH_SDHI1_BASE, 1, 0);
183*4882a593Smuzhiyun #endif
184*4882a593Smuzhiyun 	return ret;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
dram_init(void)187*4882a593Smuzhiyun int dram_init(void)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun const struct rmobile_sysinfo sysinfo = {
195*4882a593Smuzhiyun 	CONFIG_ARCH_RMOBILE_BOARD_STRING
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
reset_cpu(ulong addr)198*4882a593Smuzhiyun void reset_cpu(ulong addr)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	u8 val;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	i2c_set_bus_num(1); /* PowerIC connected to ch1 */
203*4882a593Smuzhiyun 	i2c_read(CONFIG_SYS_I2C_POWERIC_ADDR, 0x13, 1, &val, 1);
204*4882a593Smuzhiyun 	val |= 0x02;
205*4882a593Smuzhiyun 	i2c_write(CONFIG_SYS_I2C_POWERIC_ADDR, 0x13, 1, &val, 1);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun static const struct sh_serial_platdata serial_platdata = {
209*4882a593Smuzhiyun 	.base = SCIF2_BASE,
210*4882a593Smuzhiyun 	.type = PORT_SCIF,
211*4882a593Smuzhiyun 	.clk = 14745600,
212*4882a593Smuzhiyun 	.clk_mode = EXT_CLK,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun U_BOOT_DEVICE(silk_serials) = {
216*4882a593Smuzhiyun 	.name = "serial_sh",
217*4882a593Smuzhiyun 	.platdata = &serial_platdata,
218*4882a593Smuzhiyun };
219