xref: /OK3568_Linux_fs/u-boot/board/renesas/sh7785lcr/lowlevel_init.S (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun#include <config.h>
7*4882a593Smuzhiyun#include <asm/processor.h>
8*4882a593Smuzhiyun#include <asm/macro.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun#include <asm/processor.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun	.global	lowlevel_init
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun	.text
15*4882a593Smuzhiyun	.align	2
16*4882a593Smuzhiyun
17*4882a593Smuzhiyunlowlevel_init:
18*4882a593Smuzhiyun	wait_timer	WAIT_200US
19*4882a593Smuzhiyun	wait_timer	WAIT_200US
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun	/*------- LBSC -------*/
22*4882a593Smuzhiyun	write32 MMSELR_A,	MMSELR_D
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	/*------- DBSC2 -------*/
25*4882a593Smuzhiyun	write32 DBSC2_DBCONF_A,	DBSC2_DBCONF_D
26*4882a593Smuzhiyun	write32 DBSC2_DBTR0_A,	DBSC2_DBTR0_D
27*4882a593Smuzhiyun	write32 DBSC2_DBTR1_A,	DBSC2_DBTR1_D
28*4882a593Smuzhiyun	write32 DBSC2_DBTR2_A,	DBSC2_DBTR2_D
29*4882a593Smuzhiyun	write32 DBSC2_DBFREQ_A,	DBSC2_DBFREQ_D1
30*4882a593Smuzhiyun	write32 DBSC2_DBFREQ_A,	DBSC2_DBFREQ_D2
31*4882a593Smuzhiyun	wait_timer	WAIT_200US
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun	write32 DBSC2_DBDICODTOCD_A,	DBSC2_DBDICODTOCD_D
34*4882a593Smuzhiyun	write32 DBSC2_DBCMDCNT_A,	DBSC2_DBCMDCNT_D_CKE_H
35*4882a593Smuzhiyun	wait_timer	WAIT_200US
36*4882a593Smuzhiyun	write32 DBSC2_DBCMDCNT_A,	DBSC2_DBCMDCNT_D_PALL
37*4882a593Smuzhiyun	write32 DBSC2_DBMRCNT_A,	DBSC2_DBMRCNT_D_EMRS2
38*4882a593Smuzhiyun	write32 DBSC2_DBMRCNT_A,	DBSC2_DBMRCNT_D_EMRS3
39*4882a593Smuzhiyun	write32 DBSC2_DBMRCNT_A,	DBSC2_DBMRCNT_D_EMRS1_1
40*4882a593Smuzhiyun	write32 DBSC2_DBMRCNT_A,	DBSC2_DBMRCNT_D_MRS_1
41*4882a593Smuzhiyun	write32 DBSC2_DBCMDCNT_A,	DBSC2_DBCMDCNT_D_PALL
42*4882a593Smuzhiyun	write32 DBSC2_DBCMDCNT_A,	DBSC2_DBCMDCNT_D_REF
43*4882a593Smuzhiyun	write32 DBSC2_DBCMDCNT_A,	DBSC2_DBCMDCNT_D_REF
44*4882a593Smuzhiyun	write32 DBSC2_DBMRCNT_A,	DBSC2_DBMRCNT_D_MRS_2
45*4882a593Smuzhiyun	wait_timer	WAIT_200US
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun	write32 DBSC2_DBMRCNT_A,	DBSC2_DBMRCNT_D_EMRS1_2
48*4882a593Smuzhiyun	write32 DBSC2_DBMRCNT_A,	DBSC2_DBMRCNT_D_EMRS1_1
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun	write32 DBSC2_DBEN_A,		DBSC2_DBEN_D
51*4882a593Smuzhiyun	write32 DBSC2_DBRFCNT1_A,	DBSC2_DBRFCNT1_D
52*4882a593Smuzhiyun	write32 DBSC2_DBRFCNT2_A,	DBSC2_DBRFCNT2_D
53*4882a593Smuzhiyun	write32 DBSC2_DBRFCNT0_A,	DBSC2_DBRFCNT0_D
54*4882a593Smuzhiyun	wait_timer	WAIT_200US
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun	/*------- GPIO -------*/
57*4882a593Smuzhiyun	write16 PACR_A,	PXCR_D
58*4882a593Smuzhiyun	write16 PBCR_A,	PXCR_D
59*4882a593Smuzhiyun	write16 PCCR_A,	PXCR_D
60*4882a593Smuzhiyun	write16 PDCR_A,	PXCR_D
61*4882a593Smuzhiyun	write16 PECR_A,	PXCR_D
62*4882a593Smuzhiyun	write16 PFCR_A,	PXCR_D
63*4882a593Smuzhiyun	write16 PGCR_A,	PXCR_D
64*4882a593Smuzhiyun	write16 PHCR_A,	PHCR_D
65*4882a593Smuzhiyun	write16 PJCR_A,	PJCR_D
66*4882a593Smuzhiyun	write16 PKCR_A,	PKCR_D
67*4882a593Smuzhiyun	write16 PLCR_A,	PXCR_D
68*4882a593Smuzhiyun	write16 PMCR_A,	PMCR_D
69*4882a593Smuzhiyun	write16 PNCR_A,	PNCR_D
70*4882a593Smuzhiyun	write16 PPCR_A,	PXCR_D
71*4882a593Smuzhiyun	write16 PQCR_A,	PXCR_D
72*4882a593Smuzhiyun	write16 PRCR_A,	PXCR_D
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun	write8	PEPUPR_A,	PEPUPR_D
75*4882a593Smuzhiyun	write8	PHPUPR_A,	PHPUPR_D
76*4882a593Smuzhiyun	write8	PJPUPR_A,	PJPUPR_D
77*4882a593Smuzhiyun	write8	PKPUPR_A,	PKPUPR_D
78*4882a593Smuzhiyun	write8	PLPUPR_A,	PLPUPR_D
79*4882a593Smuzhiyun	write8	PMPUPR_A,	PMPUPR_D
80*4882a593Smuzhiyun	write8	PNPUPR_A,	PNPUPR_D
81*4882a593Smuzhiyun	write16	PPUPR1_A,	PPUPR1_D
82*4882a593Smuzhiyun	write16	PPUPR2_A,	PPUPR2_D
83*4882a593Smuzhiyun	write16	P1MSELR_A,	P1MSELR_D
84*4882a593Smuzhiyun	write16	P2MSELR_A,	P2MSELR_D
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun	/*------- LBSC -------*/
87*4882a593Smuzhiyun	write32	BCR_A,		BCR_D
88*4882a593Smuzhiyun	write32	CS0BCR_A,	CS0BCR_D
89*4882a593Smuzhiyun	write32	CS0WCR_A,	CS0WCR_D
90*4882a593Smuzhiyun	write32	CS1BCR_A,	CS1BCR_D
91*4882a593Smuzhiyun	write32	CS1WCR_A,	CS1WCR_D
92*4882a593Smuzhiyun	write32	CS4BCR_A,	CS4BCR_D
93*4882a593Smuzhiyun	write32	CS4WCR_A,	CS4WCR_D
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun	mov.l	PASCR_A, r0
96*4882a593Smuzhiyun	mov.l	@r0, r2
97*4882a593Smuzhiyun	mov.l	PASCR_32BIT_MODE, r1
98*4882a593Smuzhiyun	tst	r1, r2
99*4882a593Smuzhiyun	bt	lbsc_29bit
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun	write32	CS2BCR_A,	CS_USB_BCR_D
102*4882a593Smuzhiyun	write32	CS2WCR_A,	CS_USB_WCR_D
103*4882a593Smuzhiyun	write32	CS3BCR_A,	CS_SD_BCR_D
104*4882a593Smuzhiyun	write32	CS3WCR_A,	CS_SD_WCR_D
105*4882a593Smuzhiyun	write32	CS5BCR_A,	CS_I2C_BCR_D
106*4882a593Smuzhiyun	write32	CS5WCR_A,	CS_I2C_WCR_D
107*4882a593Smuzhiyun	write32	CS6BCR_A,	CS0BCR_D
108*4882a593Smuzhiyun	write32	CS6WCR_A,	CS0WCR_D
109*4882a593Smuzhiyun	bra	lbsc_end
110*4882a593Smuzhiyun	 nop
111*4882a593Smuzhiyun
112*4882a593Smuzhiyunlbsc_29bit:
113*4882a593Smuzhiyun	write32	CS5BCR_A,	CS_USB_BCR_D
114*4882a593Smuzhiyun	write32	CS5WCR_A,	CS_USB_WCR_D
115*4882a593Smuzhiyun	write32	CS6BCR_A,	CS_SD_BCR_D
116*4882a593Smuzhiyun	write32	CS6WCR_A,	CS_SD_WCR_D
117*4882a593Smuzhiyun
118*4882a593Smuzhiyunlbsc_end:
119*4882a593Smuzhiyun#if defined(CONFIG_SH_32BIT)
120*4882a593Smuzhiyun	/*------- set PMB -------*/
121*4882a593Smuzhiyun	write32	PASCR_A,	PASCR_29BIT_D
122*4882a593Smuzhiyun	write32	MMUCR_A,	MMUCR_D
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun	/*****************************************************************
125*4882a593Smuzhiyun	 * ent	virt		phys		v	sz	c	wt
126*4882a593Smuzhiyun	 * 0	0xa0000000	0x00000000	1	64M	0	0
127*4882a593Smuzhiyun	 * 1	0xa4000000	0x04000000	1	16M	0	0
128*4882a593Smuzhiyun	 * 2	0xa6000000	0x08000000	1	16M	0	0
129*4882a593Smuzhiyun	 * 9	0x88000000	0x48000000	1	128M	1	1
130*4882a593Smuzhiyun	 * 10	0x90000000	0x50000000	1	128M	1	1
131*4882a593Smuzhiyun	 * 11	0x98000000	0x58000000	1	128M	1	1
132*4882a593Smuzhiyun	 * 13	0xa8000000	0x48000000	1	128M	0	0
133*4882a593Smuzhiyun	 * 14	0xb0000000	0x50000000	1	128M	0	0
134*4882a593Smuzhiyun	 * 15	0xb8000000	0x58000000	1	128M	0	0
135*4882a593Smuzhiyun	 */
136*4882a593Smuzhiyun	write32	PMB_ADDR_FLASH_A,	PMB_ADDR_FLASH_D
137*4882a593Smuzhiyun	write32	PMB_DATA_FLASH_A,	PMB_DATA_FLASH_D
138*4882a593Smuzhiyun	write32	PMB_ADDR_CPLD_A,	PMB_ADDR_CPLD_D
139*4882a593Smuzhiyun	write32	PMB_DATA_CPLD_A,	PMB_DATA_CPLD_D
140*4882a593Smuzhiyun	write32	PMB_ADDR_USB_A,		PMB_ADDR_USB_D
141*4882a593Smuzhiyun	write32	PMB_DATA_USB_A,		PMB_DATA_USB_D
142*4882a593Smuzhiyun	write32	PMB_ADDR_DDR_C1_A,	PMB_ADDR_DDR_C1_D
143*4882a593Smuzhiyun	write32	PMB_DATA_DDR_C1_A,	PMB_DATA_DDR_C1_D
144*4882a593Smuzhiyun	write32	PMB_ADDR_DDR_C2_A,	PMB_ADDR_DDR_C2_D
145*4882a593Smuzhiyun	write32	PMB_DATA_DDR_C2_A,	PMB_DATA_DDR_C2_D
146*4882a593Smuzhiyun	write32	PMB_ADDR_DDR_C3_A,	PMB_ADDR_DDR_C3_D
147*4882a593Smuzhiyun	write32	PMB_DATA_DDR_C3_A,	PMB_DATA_DDR_C3_D
148*4882a593Smuzhiyun	write32	PMB_ADDR_DDR_N1_A,	PMB_ADDR_DDR_N1_D
149*4882a593Smuzhiyun	write32	PMB_DATA_DDR_N1_A,	PMB_DATA_DDR_N1_D
150*4882a593Smuzhiyun	write32	PMB_ADDR_DDR_N2_A,	PMB_ADDR_DDR_N2_D
151*4882a593Smuzhiyun	write32	PMB_DATA_DDR_N2_A,	PMB_DATA_DDR_N2_D
152*4882a593Smuzhiyun	write32	PMB_ADDR_DDR_N3_A,	PMB_ADDR_DDR_N3_D
153*4882a593Smuzhiyun	write32	PMB_DATA_DDR_N3_A,	PMB_DATA_DDR_N3_D
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun	write32	PASCR_A,	PASCR_INIT
156*4882a593Smuzhiyun	mov.l	DUMMY_ADDR, r0
157*4882a593Smuzhiyun	icbi	@r0
158*4882a593Smuzhiyun#endif
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun	write32	CCR_A,	CCR_D
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun	rts
163*4882a593Smuzhiyun	nop
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun	.align 4
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun/*------- GPIO -------*/
168*4882a593Smuzhiyun/* P{A,B C,D,E,F,G,L,P,Q,R}CR_D */
169*4882a593SmuzhiyunPXCR_D:		.word	0x0000
170*4882a593Smuzhiyun
171*4882a593SmuzhiyunPHCR_D:		.word	0x00c0
172*4882a593SmuzhiyunPJCR_D:		.word	0xc3fc
173*4882a593SmuzhiyunPKCR_D:		.word	0x03ff
174*4882a593SmuzhiyunPMCR_D:		.word	0xffff
175*4882a593SmuzhiyunPNCR_D:		.word	0xf0c3
176*4882a593Smuzhiyun
177*4882a593SmuzhiyunPEPUPR_D:	.long	0xff
178*4882a593SmuzhiyunPHPUPR_D:	.long	0x00
179*4882a593SmuzhiyunPJPUPR_D:	.long	0x00
180*4882a593SmuzhiyunPKPUPR_D:	.long	0x00
181*4882a593SmuzhiyunPLPUPR_D:	.long	0x00
182*4882a593SmuzhiyunPMPUPR_D:	.long	0xfc
183*4882a593SmuzhiyunPNPUPR_D:	.long	0x00
184*4882a593SmuzhiyunPPUPR1_D:	.word	0xffbf
185*4882a593SmuzhiyunPPUPR2_D:	.word	0xff00
186*4882a593SmuzhiyunP1MSELR_D:	.word	0x3780
187*4882a593SmuzhiyunP2MSELR_D:	.word	0x0000
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun#define GPIO_BASE	0xffe70000
190*4882a593SmuzhiyunPACR_A:		.long	GPIO_BASE + 0x00
191*4882a593SmuzhiyunPBCR_A:		.long	GPIO_BASE + 0x02
192*4882a593SmuzhiyunPCCR_A:		.long	GPIO_BASE + 0x04
193*4882a593SmuzhiyunPDCR_A:		.long	GPIO_BASE + 0x06
194*4882a593SmuzhiyunPECR_A:		.long	GPIO_BASE + 0x08
195*4882a593SmuzhiyunPFCR_A:		.long	GPIO_BASE + 0x0a
196*4882a593SmuzhiyunPGCR_A:		.long	GPIO_BASE + 0x0c
197*4882a593SmuzhiyunPHCR_A:		.long	GPIO_BASE + 0x0e
198*4882a593SmuzhiyunPJCR_A:		.long	GPIO_BASE + 0x10
199*4882a593SmuzhiyunPKCR_A:		.long	GPIO_BASE + 0x12
200*4882a593SmuzhiyunPLCR_A:		.long	GPIO_BASE + 0x14
201*4882a593SmuzhiyunPMCR_A:		.long	GPIO_BASE + 0x16
202*4882a593SmuzhiyunPNCR_A:		.long	GPIO_BASE + 0x18
203*4882a593SmuzhiyunPPCR_A:		.long	GPIO_BASE + 0x1a
204*4882a593SmuzhiyunPQCR_A:		.long	GPIO_BASE + 0x1c
205*4882a593SmuzhiyunPRCR_A:		.long	GPIO_BASE + 0x1e
206*4882a593SmuzhiyunPEPUPR_A:	.long	GPIO_BASE + 0x48
207*4882a593SmuzhiyunPHPUPR_A:	.long	GPIO_BASE + 0x4e
208*4882a593SmuzhiyunPJPUPR_A:	.long	GPIO_BASE + 0x50
209*4882a593SmuzhiyunPKPUPR_A:	.long	GPIO_BASE + 0x52
210*4882a593SmuzhiyunPLPUPR_A:	.long	GPIO_BASE + 0x54
211*4882a593SmuzhiyunPMPUPR_A:	.long	GPIO_BASE + 0x56
212*4882a593SmuzhiyunPNPUPR_A:	.long	GPIO_BASE + 0x58
213*4882a593SmuzhiyunPPUPR1_A:	.long	GPIO_BASE + 0x60
214*4882a593SmuzhiyunPPUPR2_A:	.long	GPIO_BASE + 0x62
215*4882a593SmuzhiyunP1MSELR_A:	.long	GPIO_BASE + 0x80
216*4882a593SmuzhiyunP2MSELR_A:	.long	GPIO_BASE + 0x82
217*4882a593Smuzhiyun
218*4882a593SmuzhiyunMMSELR_A:      .long   0xfc400020
219*4882a593Smuzhiyun#if defined(CONFIG_SH_32BIT)
220*4882a593SmuzhiyunMMSELR_D:      .long   0xa5a50005
221*4882a593Smuzhiyun#else
222*4882a593SmuzhiyunMMSELR_D:      .long   0xa5a50002
223*4882a593Smuzhiyun#endif
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun/*------- DBSC2 -------*/
226*4882a593Smuzhiyun#define DBSC2_BASE	0xfe800000
227*4882a593SmuzhiyunDBSC2_DBSTATE_A:	.long	DBSC2_BASE + 0x0c
228*4882a593SmuzhiyunDBSC2_DBEN_A:		.long	DBSC2_BASE + 0x10
229*4882a593SmuzhiyunDBSC2_DBCMDCNT_A:	.long	DBSC2_BASE + 0x14
230*4882a593SmuzhiyunDBSC2_DBCONF_A:		.long	DBSC2_BASE + 0x20
231*4882a593SmuzhiyunDBSC2_DBTR0_A:		.long	DBSC2_BASE + 0x30
232*4882a593SmuzhiyunDBSC2_DBTR1_A:		.long	DBSC2_BASE + 0x34
233*4882a593SmuzhiyunDBSC2_DBTR2_A:		.long	DBSC2_BASE + 0x38
234*4882a593SmuzhiyunDBSC2_DBRFCNT0_A:	.long	DBSC2_BASE + 0x40
235*4882a593SmuzhiyunDBSC2_DBRFCNT1_A:	.long	DBSC2_BASE + 0x44
236*4882a593SmuzhiyunDBSC2_DBRFCNT2_A:	.long	DBSC2_BASE + 0x48
237*4882a593SmuzhiyunDBSC2_DBRFSTS_A:	.long	DBSC2_BASE + 0x4c
238*4882a593SmuzhiyunDBSC2_DBFREQ_A:		.long	DBSC2_BASE + 0x50
239*4882a593SmuzhiyunDBSC2_DBDICODTOCD_A:.long	DBSC2_BASE + 0x54
240*4882a593SmuzhiyunDBSC2_DBMRCNT_A:	.long	DBSC2_BASE + 0x60
241*4882a593SmuzhiyunDDR_DUMMY_ACCESS_A:	.long	0x40000000
242*4882a593Smuzhiyun
243*4882a593SmuzhiyunDBSC2_DBCONF_D:		.long	0x00630002
244*4882a593SmuzhiyunDBSC2_DBTR0_D:		.long	0x050b1f04
245*4882a593SmuzhiyunDBSC2_DBTR1_D:		.long	0x00040204
246*4882a593SmuzhiyunDBSC2_DBTR2_D:		.long	0x02100308
247*4882a593SmuzhiyunDBSC2_DBFREQ_D1:	.long	0x00000000
248*4882a593SmuzhiyunDBSC2_DBFREQ_D2:	.long	0x00000100
249*4882a593SmuzhiyunDBSC2_DBDICODTOCD_D:.long	0x000f0907
250*4882a593Smuzhiyun
251*4882a593SmuzhiyunDBSC2_DBCMDCNT_D_CKE_H:	.long	0x00000003
252*4882a593SmuzhiyunDBSC2_DBCMDCNT_D_PALL:	.long	0x00000002
253*4882a593SmuzhiyunDBSC2_DBCMDCNT_D_REF:	.long	0x00000004
254*4882a593Smuzhiyun
255*4882a593SmuzhiyunDBSC2_DBMRCNT_D_EMRS2:	.long	0x00020000
256*4882a593SmuzhiyunDBSC2_DBMRCNT_D_EMRS3:	.long	0x00030000
257*4882a593SmuzhiyunDBSC2_DBMRCNT_D_EMRS1_1:	.long	0x00010006
258*4882a593SmuzhiyunDBSC2_DBMRCNT_D_EMRS1_2:	.long	0x00010386
259*4882a593SmuzhiyunDBSC2_DBMRCNT_D_MRS_1:	.long	0x00000952
260*4882a593SmuzhiyunDBSC2_DBMRCNT_D_MRS_2:	.long	0x00000852
261*4882a593Smuzhiyun
262*4882a593SmuzhiyunDBSC2_DBEN_D:		.long	0x00000001
263*4882a593Smuzhiyun
264*4882a593SmuzhiyunDBSC2_DBPDCNT0_D3:	.long	0x00000080
265*4882a593SmuzhiyunDBSC2_DBRFCNT1_D:	.long	0x00000926
266*4882a593SmuzhiyunDBSC2_DBRFCNT2_D:	.long	0x00fe00fe
267*4882a593SmuzhiyunDBSC2_DBRFCNT0_D:	.long	0x00010000
268*4882a593Smuzhiyun
269*4882a593SmuzhiyunWAIT_200US:    .long   33333
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun/*------- LBSC -------*/
272*4882a593SmuzhiyunPASCR_A:		.long	0xff000070
273*4882a593SmuzhiyunPASCR_32BIT_MODE:	.long	0x80000000	/* check booting mode */
274*4882a593Smuzhiyun
275*4882a593SmuzhiyunBCR_A:		.long	BCR
276*4882a593SmuzhiyunCS0BCR_A:	.long	CS0BCR
277*4882a593SmuzhiyunCS0WCR_A:	.long	CS0WCR
278*4882a593SmuzhiyunCS1BCR_A:	.long	CS1BCR
279*4882a593SmuzhiyunCS1WCR_A:	.long	CS1WCR
280*4882a593SmuzhiyunCS2BCR_A:	.long	CS2BCR
281*4882a593SmuzhiyunCS2WCR_A:	.long	CS2WCR
282*4882a593SmuzhiyunCS3BCR_A:	.long	CS3BCR
283*4882a593SmuzhiyunCS3WCR_A:	.long	CS3WCR
284*4882a593SmuzhiyunCS4BCR_A:	.long	CS4BCR
285*4882a593SmuzhiyunCS4WCR_A:	.long	CS4WCR
286*4882a593SmuzhiyunCS5BCR_A:	.long	CS5BCR
287*4882a593SmuzhiyunCS5WCR_A:	.long	CS5WCR
288*4882a593SmuzhiyunCS6BCR_A:	.long	CS6BCR
289*4882a593SmuzhiyunCS6WCR_A:	.long	CS6WCR
290*4882a593Smuzhiyun
291*4882a593SmuzhiyunBCR_D:		.long	0x80000003
292*4882a593SmuzhiyunCS0BCR_D:	.long	0x22222340
293*4882a593SmuzhiyunCS0WCR_D:	.long	0x00111118
294*4882a593SmuzhiyunCS1BCR_D:	.long	0x11111100
295*4882a593SmuzhiyunCS1WCR_D:	.long	0x33333303
296*4882a593SmuzhiyunCS4BCR_D:	.long	0x11111300
297*4882a593SmuzhiyunCS4WCR_D:	.long	0x00101012
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun/* USB setting : 32bit mode = CS2, 29bit mode = CS5 */
300*4882a593SmuzhiyunCS_USB_BCR_D:	.long	0x11111200
301*4882a593SmuzhiyunCS_USB_WCR_D:	.long	0x00020005
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun/* SD setting : 32bit mode = CS3, 29bit mode = CS6 */
304*4882a593SmuzhiyunCS_SD_BCR_D:	.long	0x00000300
305*4882a593SmuzhiyunCS_SD_WCR_D:	.long	0x00030108
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun/* I2C setting : 32bit mode = CS5, 29bit mode = CS1(already setting) */
308*4882a593SmuzhiyunCS_I2C_BCR_D:	.long	0x11111100
309*4882a593SmuzhiyunCS_I2C_WCR_D:	.long	0x00000003
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun#if defined(CONFIG_SH_32BIT)
312*4882a593Smuzhiyun/*------- set PMB -------*/
313*4882a593SmuzhiyunPMB_ADDR_FLASH_A:	.long	PMB_ADDR_BASE(0)
314*4882a593SmuzhiyunPMB_ADDR_CPLD_A:	.long	PMB_ADDR_BASE(1)
315*4882a593SmuzhiyunPMB_ADDR_USB_A:		.long	PMB_ADDR_BASE(2)
316*4882a593SmuzhiyunPMB_ADDR_DDR_C1_A:	.long	PMB_ADDR_BASE(9)
317*4882a593SmuzhiyunPMB_ADDR_DDR_C2_A:	.long	PMB_ADDR_BASE(10)
318*4882a593SmuzhiyunPMB_ADDR_DDR_C3_A:	.long	PMB_ADDR_BASE(11)
319*4882a593SmuzhiyunPMB_ADDR_DDR_N1_A:	.long	PMB_ADDR_BASE(13)
320*4882a593SmuzhiyunPMB_ADDR_DDR_N2_A:	.long	PMB_ADDR_BASE(14)
321*4882a593SmuzhiyunPMB_ADDR_DDR_N3_A:	.long	PMB_ADDR_BASE(15)
322*4882a593Smuzhiyun
323*4882a593SmuzhiyunPMB_ADDR_FLASH_D:	.long	mk_pmb_addr_val(0xa0)
324*4882a593SmuzhiyunPMB_ADDR_CPLD_D:	.long	mk_pmb_addr_val(0xa4)
325*4882a593SmuzhiyunPMB_ADDR_USB_D:		.long	mk_pmb_addr_val(0xa6)
326*4882a593SmuzhiyunPMB_ADDR_DDR_C1_D:	.long	mk_pmb_addr_val(0x88)
327*4882a593SmuzhiyunPMB_ADDR_DDR_C2_D:	.long	mk_pmb_addr_val(0x90)
328*4882a593SmuzhiyunPMB_ADDR_DDR_C3_D:	.long	mk_pmb_addr_val(0x98)
329*4882a593SmuzhiyunPMB_ADDR_DDR_N1_D:	.long	mk_pmb_addr_val(0xa8)
330*4882a593SmuzhiyunPMB_ADDR_DDR_N2_D:	.long	mk_pmb_addr_val(0xb0)
331*4882a593SmuzhiyunPMB_ADDR_DDR_N3_D:	.long	mk_pmb_addr_val(0xb8)
332*4882a593Smuzhiyun
333*4882a593SmuzhiyunPMB_DATA_FLASH_A:	.long	PMB_DATA_BASE(0)
334*4882a593SmuzhiyunPMB_DATA_CPLD_A:	.long	PMB_DATA_BASE(1)
335*4882a593SmuzhiyunPMB_DATA_USB_A:		.long	PMB_DATA_BASE(2)
336*4882a593SmuzhiyunPMB_DATA_DDR_C1_A:	.long	PMB_DATA_BASE(9)
337*4882a593SmuzhiyunPMB_DATA_DDR_C2_A:	.long	PMB_DATA_BASE(10)
338*4882a593SmuzhiyunPMB_DATA_DDR_C3_A:	.long	PMB_DATA_BASE(11)
339*4882a593SmuzhiyunPMB_DATA_DDR_N1_A:	.long	PMB_DATA_BASE(13)
340*4882a593SmuzhiyunPMB_DATA_DDR_N2_A:	.long	PMB_DATA_BASE(14)
341*4882a593SmuzhiyunPMB_DATA_DDR_N3_A:	.long	PMB_DATA_BASE(15)
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun/*						ppn   ub v s1 s0  c  wt */
344*4882a593SmuzhiyunPMB_DATA_FLASH_D:	.long	mk_pmb_data_val(0x00, 1, 1, 0, 1, 0, 1)
345*4882a593SmuzhiyunPMB_DATA_CPLD_D:	.long	mk_pmb_data_val(0x04, 1, 1, 0, 0, 0, 1)
346*4882a593SmuzhiyunPMB_DATA_USB_D:		.long	mk_pmb_data_val(0x08, 1, 1, 0, 0, 0, 1)
347*4882a593SmuzhiyunPMB_DATA_DDR_C1_D:	.long	mk_pmb_data_val(0x48, 0, 1, 1, 0, 1, 1)
348*4882a593SmuzhiyunPMB_DATA_DDR_C2_D:	.long	mk_pmb_data_val(0x50, 0, 1, 1, 0, 1, 1)
349*4882a593SmuzhiyunPMB_DATA_DDR_C3_D:	.long	mk_pmb_data_val(0x58, 0, 1, 1, 0, 1, 1)
350*4882a593SmuzhiyunPMB_DATA_DDR_N1_D:	.long	mk_pmb_data_val(0x48, 1, 1, 1, 0, 0, 1)
351*4882a593SmuzhiyunPMB_DATA_DDR_N2_D:	.long	mk_pmb_data_val(0x50, 1, 1, 1, 0, 0, 1)
352*4882a593SmuzhiyunPMB_DATA_DDR_N3_D:	.long	mk_pmb_data_val(0x58, 1, 1, 1, 0, 0, 1)
353*4882a593Smuzhiyun
354*4882a593SmuzhiyunDUMMY_ADDR:	.long	0xa0000000
355*4882a593SmuzhiyunPASCR_29BIT_D:	.long	0x00000000
356*4882a593SmuzhiyunPASCR_INIT:	.long	0x80000080	/* check booting mode */
357*4882a593SmuzhiyunMMUCR_A:	.long	0xff000010
358*4882a593SmuzhiyunMMUCR_D:	.long	0x00000004	/* clear ITLB */
359*4882a593Smuzhiyun#endif	/* CONFIG_SH_32BIT */
360*4882a593Smuzhiyun
361*4882a593SmuzhiyunCCR_A:		.long	0xff00001c
362*4882a593SmuzhiyunCCR_D:		.long	0x0000090b
363