1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2011 Renesas Solutions Corp.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <malloc.h>
9*4882a593Smuzhiyun #include <asm/processor.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/mmc.h>
12*4882a593Smuzhiyun #include <spi.h>
13*4882a593Smuzhiyun #include <spi_flash.h>
14*4882a593Smuzhiyun
checkboard(void)15*4882a593Smuzhiyun int checkboard(void)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun puts("BOARD: R0P7757LC0030RL board\n");
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun return 0;
20*4882a593Smuzhiyun }
21*4882a593Smuzhiyun
init_gctrl(void)22*4882a593Smuzhiyun static void init_gctrl(void)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun struct gctrl_regs *gctrl = GCTRL_BASE;
25*4882a593Smuzhiyun unsigned long graofst;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun graofst = (SH7757LCR_SDRAM_PHYS_TOP + SH7757LCR_GRA_OFFSET) >> 24;
28*4882a593Smuzhiyun writel(graofst | 0x20000f00, &gctrl->gracr3);
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun
init_pcie_bridge_from_spi(void * buf,size_t size)31*4882a593Smuzhiyun static int init_pcie_bridge_from_spi(void *buf, size_t size)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun struct spi_flash *spi;
34*4882a593Smuzhiyun int ret;
35*4882a593Smuzhiyun unsigned long pcie_addr;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun spi = spi_flash_probe(0, 0, 1000000, SPI_MODE_3);
38*4882a593Smuzhiyun if (!spi) {
39*4882a593Smuzhiyun printf("%s: spi_flash probe error.\n", __func__);
40*4882a593Smuzhiyun return 1;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun if (is_sh7757_b0())
44*4882a593Smuzhiyun pcie_addr = SH7757LCR_PCIEBRG_ADDR_B0;
45*4882a593Smuzhiyun else
46*4882a593Smuzhiyun pcie_addr = SH7757LCR_PCIEBRG_ADDR;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun ret = spi_flash_read(spi, pcie_addr, size, buf);
49*4882a593Smuzhiyun if (ret) {
50*4882a593Smuzhiyun printf("%s: spi_flash read error.\n", __func__);
51*4882a593Smuzhiyun spi_flash_free(spi);
52*4882a593Smuzhiyun return 1;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun spi_flash_free(spi);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun return 0;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
init_pcie_bridge(void)59*4882a593Smuzhiyun static void init_pcie_bridge(void)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun struct pciebrg_regs *pciebrg = PCIEBRG_BASE;
62*4882a593Smuzhiyun struct pcie_setup_regs *pcie_setup = PCIE_SETUP_BASE;
63*4882a593Smuzhiyun int i;
64*4882a593Smuzhiyun unsigned char *data;
65*4882a593Smuzhiyun unsigned short tmp;
66*4882a593Smuzhiyun unsigned long pcie_size;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (!(readw(&pciebrg->ctrl_h8s) & 0x0001))
69*4882a593Smuzhiyun return;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun if (is_sh7757_b0())
72*4882a593Smuzhiyun pcie_size = SH7757LCR_PCIEBRG_SIZE_B0;
73*4882a593Smuzhiyun else
74*4882a593Smuzhiyun pcie_size = SH7757LCR_PCIEBRG_SIZE;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun data = malloc(pcie_size);
77*4882a593Smuzhiyun if (!data) {
78*4882a593Smuzhiyun printf("%s: malloc error.\n", __func__);
79*4882a593Smuzhiyun return;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun if (init_pcie_bridge_from_spi(data, pcie_size)) {
82*4882a593Smuzhiyun free(data);
83*4882a593Smuzhiyun return;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun if (data[0] == 0xff && data[1] == 0xff && data[2] == 0xff &&
87*4882a593Smuzhiyun data[3] == 0xff) {
88*4882a593Smuzhiyun free(data);
89*4882a593Smuzhiyun printf("%s: skipped initialization\n", __func__);
90*4882a593Smuzhiyun return;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun writew(0xa501, &pciebrg->ctrl_h8s); /* reset */
94*4882a593Smuzhiyun writew(0x0000, &pciebrg->cp_ctrl);
95*4882a593Smuzhiyun writew(0x0000, &pciebrg->cp_addr);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun for (i = 0; i < pcie_size; i += 2) {
98*4882a593Smuzhiyun tmp = (data[i] << 8) | data[i + 1];
99*4882a593Smuzhiyun writew(tmp, &pciebrg->cp_data);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun writew(0xa500, &pciebrg->ctrl_h8s); /* start */
103*4882a593Smuzhiyun if (!is_sh7757_b0())
104*4882a593Smuzhiyun writel(0x00000001, &pcie_setup->pbictl3);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun free(data);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
init_usb_phy(void)109*4882a593Smuzhiyun static void init_usb_phy(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct usb_common_regs *common0 = USB0_COMMON_BASE;
112*4882a593Smuzhiyun struct usb_common_regs *common1 = USB1_COMMON_BASE;
113*4882a593Smuzhiyun struct usb0_phy_regs *phy = USB0_PHY_BASE;
114*4882a593Smuzhiyun struct usb1_port_regs *port = USB1_PORT_BASE;
115*4882a593Smuzhiyun struct usb1_alignment_regs *align = USB1_ALIGNMENT_BASE;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun writew(0x0100, &phy->reset); /* set reset */
118*4882a593Smuzhiyun /* port0 = USB0, port1 = USB1 */
119*4882a593Smuzhiyun writew(0x0002, &phy->portsel);
120*4882a593Smuzhiyun writel(0x0001, &port->port1sel); /* port1 = Host */
121*4882a593Smuzhiyun writew(0x0111, &phy->reset); /* clear reset */
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun writew(0x4000, &common0->suspmode);
124*4882a593Smuzhiyun writew(0x4000, &common1->suspmode);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
127*4882a593Smuzhiyun writel(0x00000000, &align->ehcidatac);
128*4882a593Smuzhiyun writel(0x00000000, &align->ohcidatac);
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
set_mac_to_sh_eth_register(int channel,char * mac_string)132*4882a593Smuzhiyun static void set_mac_to_sh_eth_register(int channel, char *mac_string)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct ether_mac_regs *ether;
135*4882a593Smuzhiyun unsigned char mac[6];
136*4882a593Smuzhiyun unsigned long val;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun eth_parse_enetaddr(mac_string, mac);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (!channel)
141*4882a593Smuzhiyun ether = ETHER0_MAC_BASE;
142*4882a593Smuzhiyun else
143*4882a593Smuzhiyun ether = ETHER1_MAC_BASE;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun val = (mac[0] << 24) | (mac[1] << 16) | (mac[2] << 8) | mac[3];
146*4882a593Smuzhiyun writel(val, ðer->mahr);
147*4882a593Smuzhiyun val = (mac[4] << 8) | mac[5];
148*4882a593Smuzhiyun writel(val, ðer->malr);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
set_mac_to_sh_giga_eth_register(int channel,char * mac_string)151*4882a593Smuzhiyun static void set_mac_to_sh_giga_eth_register(int channel, char *mac_string)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct ether_mac_regs *ether;
154*4882a593Smuzhiyun unsigned char mac[6];
155*4882a593Smuzhiyun unsigned long val;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun eth_parse_enetaddr(mac_string, mac);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (!channel)
160*4882a593Smuzhiyun ether = GETHER0_MAC_BASE;
161*4882a593Smuzhiyun else
162*4882a593Smuzhiyun ether = GETHER1_MAC_BASE;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun val = (mac[0] << 24) | (mac[1] << 16) | (mac[2] << 8) | mac[3];
165*4882a593Smuzhiyun writel(val, ðer->mahr);
166*4882a593Smuzhiyun val = (mac[4] << 8) | mac[5];
167*4882a593Smuzhiyun writel(val, ðer->malr);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /*****************************************************************
171*4882a593Smuzhiyun * This PMB must be set on this timing. The lowlevel_init is run on
172*4882a593Smuzhiyun * Area 0(phys 0x00000000), so we have to map it.
173*4882a593Smuzhiyun *
174*4882a593Smuzhiyun * The new PMB table is following:
175*4882a593Smuzhiyun * ent virt phys v sz c wt
176*4882a593Smuzhiyun * 0 0xa0000000 0x40000000 1 128M 0 1
177*4882a593Smuzhiyun * 1 0xa8000000 0x48000000 1 128M 0 1
178*4882a593Smuzhiyun * 2 0xb0000000 0x50000000 1 128M 0 1
179*4882a593Smuzhiyun * 3 0xb8000000 0x58000000 1 128M 0 1
180*4882a593Smuzhiyun * 4 0x80000000 0x40000000 1 128M 1 1
181*4882a593Smuzhiyun * 5 0x88000000 0x48000000 1 128M 1 1
182*4882a593Smuzhiyun * 6 0x90000000 0x50000000 1 128M 1 1
183*4882a593Smuzhiyun * 7 0x98000000 0x58000000 1 128M 1 1
184*4882a593Smuzhiyun */
set_pmb_on_board_init(void)185*4882a593Smuzhiyun static void set_pmb_on_board_init(void)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun struct mmu_regs *mmu = MMU_BASE;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* clear ITLB */
190*4882a593Smuzhiyun writel(0x00000004, &mmu->mmucr);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* delete PMB for SPIBOOT */
193*4882a593Smuzhiyun writel(0, PMB_ADDR_BASE(0));
194*4882a593Smuzhiyun writel(0, PMB_DATA_BASE(0));
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* add PMB for SDRAM(0x40000000 - 0x47ffffff) */
197*4882a593Smuzhiyun /* ppn ub v s1 s0 c wt */
198*4882a593Smuzhiyun writel(mk_pmb_addr_val(0xa0), PMB_ADDR_BASE(0));
199*4882a593Smuzhiyun writel(mk_pmb_data_val(0x40, 1, 1, 1, 0, 0, 1), PMB_DATA_BASE(0));
200*4882a593Smuzhiyun writel(mk_pmb_addr_val(0xb0), PMB_ADDR_BASE(2));
201*4882a593Smuzhiyun writel(mk_pmb_data_val(0x50, 1, 1, 1, 0, 0, 1), PMB_DATA_BASE(2));
202*4882a593Smuzhiyun writel(mk_pmb_addr_val(0xb8), PMB_ADDR_BASE(3));
203*4882a593Smuzhiyun writel(mk_pmb_data_val(0x58, 1, 1, 1, 0, 0, 1), PMB_DATA_BASE(3));
204*4882a593Smuzhiyun writel(mk_pmb_addr_val(0x80), PMB_ADDR_BASE(4));
205*4882a593Smuzhiyun writel(mk_pmb_data_val(0x40, 0, 1, 1, 0, 1, 1), PMB_DATA_BASE(4));
206*4882a593Smuzhiyun writel(mk_pmb_addr_val(0x90), PMB_ADDR_BASE(6));
207*4882a593Smuzhiyun writel(mk_pmb_data_val(0x50, 0, 1, 1, 0, 1, 1), PMB_DATA_BASE(6));
208*4882a593Smuzhiyun writel(mk_pmb_addr_val(0x98), PMB_ADDR_BASE(7));
209*4882a593Smuzhiyun writel(mk_pmb_data_val(0x58, 0, 1, 1, 0, 1, 1), PMB_DATA_BASE(7));
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
board_init(void)212*4882a593Smuzhiyun int board_init(void)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct gether_control_regs *gether = GETHER_CONTROL_BASE;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun set_pmb_on_board_init();
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* enable RMII's MDIO (disable GRMII's MDIO) */
219*4882a593Smuzhiyun writel(0x00030000, &gether->gbecont);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun init_gctrl();
222*4882a593Smuzhiyun init_usb_phy();
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)227*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun return mmcif_mmc_init();
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
get_sh_eth_mac_raw(unsigned char * buf,int size)232*4882a593Smuzhiyun static int get_sh_eth_mac_raw(unsigned char *buf, int size)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct spi_flash *spi;
235*4882a593Smuzhiyun int ret;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun spi = spi_flash_probe(0, 0, 1000000, SPI_MODE_3);
238*4882a593Smuzhiyun if (spi == NULL) {
239*4882a593Smuzhiyun printf("%s: spi_flash probe error.\n", __func__);
240*4882a593Smuzhiyun return 1;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun ret = spi_flash_read(spi, SH7757LCR_ETHERNET_MAC_BASE, size, buf);
244*4882a593Smuzhiyun if (ret) {
245*4882a593Smuzhiyun printf("%s: spi_flash read error.\n", __func__);
246*4882a593Smuzhiyun spi_flash_free(spi);
247*4882a593Smuzhiyun return 1;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun spi_flash_free(spi);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
get_sh_eth_mac(int channel,char * mac_string,unsigned char * buf)254*4882a593Smuzhiyun static int get_sh_eth_mac(int channel, char *mac_string, unsigned char *buf)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun memcpy(mac_string, &buf[channel * (SH7757LCR_ETHERNET_MAC_SIZE + 1)],
257*4882a593Smuzhiyun SH7757LCR_ETHERNET_MAC_SIZE);
258*4882a593Smuzhiyun mac_string[SH7757LCR_ETHERNET_MAC_SIZE] = 0x00; /* terminate */
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun return 0;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
init_ethernet_mac(void)263*4882a593Smuzhiyun static void init_ethernet_mac(void)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun char mac_string[64];
266*4882a593Smuzhiyun char env_string[64];
267*4882a593Smuzhiyun int i;
268*4882a593Smuzhiyun unsigned char *buf;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun buf = malloc(256);
271*4882a593Smuzhiyun if (!buf) {
272*4882a593Smuzhiyun printf("%s: malloc error.\n", __func__);
273*4882a593Smuzhiyun return;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun get_sh_eth_mac_raw(buf, 256);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* Fast Ethernet */
278*4882a593Smuzhiyun for (i = 0; i < SH7757LCR_ETHERNET_NUM_CH; i++) {
279*4882a593Smuzhiyun get_sh_eth_mac(i, mac_string, buf);
280*4882a593Smuzhiyun if (i == 0)
281*4882a593Smuzhiyun env_set("ethaddr", mac_string);
282*4882a593Smuzhiyun else {
283*4882a593Smuzhiyun sprintf(env_string, "eth%daddr", i);
284*4882a593Smuzhiyun env_set(env_string, mac_string);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun set_mac_to_sh_eth_register(i, mac_string);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Gigabit Ethernet */
291*4882a593Smuzhiyun for (i = 0; i < SH7757LCR_GIGA_ETHERNET_NUM_CH; i++) {
292*4882a593Smuzhiyun get_sh_eth_mac(i + SH7757LCR_ETHERNET_NUM_CH, mac_string, buf);
293*4882a593Smuzhiyun sprintf(env_string, "eth%daddr", i + SH7757LCR_ETHERNET_NUM_CH);
294*4882a593Smuzhiyun env_set(env_string, mac_string);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun set_mac_to_sh_giga_eth_register(i, mac_string);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun free(buf);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
init_pcie(void)302*4882a593Smuzhiyun static void init_pcie(void)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun struct pcie_setup_regs *pcie_setup = PCIE_SETUP_BASE;
305*4882a593Smuzhiyun struct pcie_system_bus_regs *pcie_sysbus = PCIE_SYSTEM_BUS_BASE;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun writel(0x00000ff2, &pcie_setup->ladmsk0);
308*4882a593Smuzhiyun writel(0x00000001, &pcie_setup->barmap);
309*4882a593Smuzhiyun writel(0xffcaa000, &pcie_setup->lad0);
310*4882a593Smuzhiyun writel(0x00030000, &pcie_sysbus->endictl0);
311*4882a593Smuzhiyun writel(0x00000003, &pcie_sysbus->endictl1);
312*4882a593Smuzhiyun writel(0x00000004, &pcie_setup->pbictl2);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
finish_spiboot(void)315*4882a593Smuzhiyun static void finish_spiboot(void)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun struct gctrl_regs *gctrl = GCTRL_BASE;
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun * SH7757 B0 does not use LBSC.
320*4882a593Smuzhiyun * So if we set SPIBOOTCAN to 1, SH7757 can not access Area0.
321*4882a593Smuzhiyun * This setting is not cleared by manual reset, So we have to set it
322*4882a593Smuzhiyun * to 0.
323*4882a593Smuzhiyun */
324*4882a593Smuzhiyun writel(0x00000000, &gctrl->spibootcan);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
board_late_init(void)327*4882a593Smuzhiyun int board_late_init(void)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun init_ethernet_mac();
330*4882a593Smuzhiyun init_pcie_bridge();
331*4882a593Smuzhiyun init_pcie();
332*4882a593Smuzhiyun finish_spiboot();
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun return 0;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
do_sh_g200(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])337*4882a593Smuzhiyun int do_sh_g200(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun struct gctrl_regs *gctrl = GCTRL_BASE;
340*4882a593Smuzhiyun unsigned long graofst;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun writel(0xfedcba98, &gctrl->wprotect);
343*4882a593Smuzhiyun graofst = (SH7757LCR_SDRAM_PHYS_TOP + SH7757LCR_GRA_OFFSET) >> 24;
344*4882a593Smuzhiyun writel(graofst | 0xa0000f00, &gctrl->gracr3);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun return 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun U_BOOT_CMD(
350*4882a593Smuzhiyun sh_g200, 1, 1, do_sh_g200,
351*4882a593Smuzhiyun "enable sh-g200",
352*4882a593Smuzhiyun "enable SH-G200 bus (disable PCIe-G200)"
353*4882a593Smuzhiyun );
354*4882a593Smuzhiyun
do_write_mac(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])355*4882a593Smuzhiyun int do_write_mac(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun int i, ret;
358*4882a593Smuzhiyun char mac_string[256];
359*4882a593Smuzhiyun struct spi_flash *spi;
360*4882a593Smuzhiyun unsigned char *buf;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (argc != 5) {
363*4882a593Smuzhiyun buf = malloc(256);
364*4882a593Smuzhiyun if (!buf) {
365*4882a593Smuzhiyun printf("%s: malloc error.\n", __func__);
366*4882a593Smuzhiyun return 1;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun get_sh_eth_mac_raw(buf, 256);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /* print current MAC address */
372*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
373*4882a593Smuzhiyun get_sh_eth_mac(i, mac_string, buf);
374*4882a593Smuzhiyun if (i < 2)
375*4882a593Smuzhiyun printf(" ETHERC ch%d = %s\n", i, mac_string);
376*4882a593Smuzhiyun else
377*4882a593Smuzhiyun printf("GETHERC ch%d = %s\n", i-2, mac_string);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun free(buf);
380*4882a593Smuzhiyun return 0;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* new setting */
384*4882a593Smuzhiyun memset(mac_string, 0xff, sizeof(mac_string));
385*4882a593Smuzhiyun sprintf(mac_string, "%s\t%s\t%s\t%s",
386*4882a593Smuzhiyun argv[1], argv[2], argv[3], argv[4]);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* write MAC data to SPI rom */
389*4882a593Smuzhiyun spi = spi_flash_probe(0, 0, 1000000, SPI_MODE_3);
390*4882a593Smuzhiyun if (!spi) {
391*4882a593Smuzhiyun printf("%s: spi_flash probe error.\n", __func__);
392*4882a593Smuzhiyun return 1;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun ret = spi_flash_erase(spi, SH7757LCR_ETHERNET_MAC_BASE_SPI,
396*4882a593Smuzhiyun SH7757LCR_SPI_SECTOR_SIZE);
397*4882a593Smuzhiyun if (ret) {
398*4882a593Smuzhiyun printf("%s: spi_flash erase error.\n", __func__);
399*4882a593Smuzhiyun return 1;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun ret = spi_flash_write(spi, SH7757LCR_ETHERNET_MAC_BASE_SPI,
403*4882a593Smuzhiyun sizeof(mac_string), mac_string);
404*4882a593Smuzhiyun if (ret) {
405*4882a593Smuzhiyun printf("%s: spi_flash write error.\n", __func__);
406*4882a593Smuzhiyun spi_flash_free(spi);
407*4882a593Smuzhiyun return 1;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun spi_flash_free(spi);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun puts("The writing of the MAC address to SPI ROM was completed.\n");
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun U_BOOT_CMD(
417*4882a593Smuzhiyun write_mac, 5, 1, do_write_mac,
418*4882a593Smuzhiyun "write MAC address for ETHERC/GETHERC",
419*4882a593Smuzhiyun "[ETHERC ch0] [ETHERC ch1] [GETHERC ch0] [GETHERC ch1]\n"
420*4882a593Smuzhiyun );
421