1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 2011 Renesas Solutions Corp. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun#include <config.h> 8*4882a593Smuzhiyun#include <asm/processor.h> 9*4882a593Smuzhiyun#include <asm/macro.h> 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun.macro or32, addr, data 12*4882a593Smuzhiyun mov.l \addr, r1 13*4882a593Smuzhiyun mov.l \data, r0 14*4882a593Smuzhiyun mov.l @r1, r2 15*4882a593Smuzhiyun or r2, r0 16*4882a593Smuzhiyun mov.l r0, @r1 17*4882a593Smuzhiyun.endm 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun.macro wait_DBCMD 20*4882a593Smuzhiyun mov.l DBWAIT_A, r0 21*4882a593Smuzhiyun mov.l @r0, r1 22*4882a593Smuzhiyun.endm 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun .global lowlevel_init 25*4882a593Smuzhiyun .section .spiboot1.text 26*4882a593Smuzhiyun .align 2 27*4882a593Smuzhiyun 28*4882a593Smuzhiyunlowlevel_init: 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /*------- GPIO -------*/ 31*4882a593Smuzhiyun write8 PGDR_A, PGDR_D /* eMMC power off */ 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun write16 PACR_A, PACR_D 34*4882a593Smuzhiyun write16 PBCR_A, PBCR_D 35*4882a593Smuzhiyun write16 PCCR_A, PCCR_D 36*4882a593Smuzhiyun write16 PDCR_A, PDCR_D 37*4882a593Smuzhiyun write16 PECR_A, PECR_D 38*4882a593Smuzhiyun write16 PFCR_A, PFCR_D 39*4882a593Smuzhiyun write16 PGCR_A, PGCR_D 40*4882a593Smuzhiyun write16 PHCR_A, PHCR_D 41*4882a593Smuzhiyun write16 PICR_A, PICR_D 42*4882a593Smuzhiyun write16 PJCR_A, PJCR_D 43*4882a593Smuzhiyun write16 PKCR_A, PKCR_D 44*4882a593Smuzhiyun write16 PLCR_A, PLCR_D 45*4882a593Smuzhiyun write16 PMCR_A, PMCR_D 46*4882a593Smuzhiyun write16 PNCR_A, PNCR_D 47*4882a593Smuzhiyun write16 POCR_A, POCR_D 48*4882a593Smuzhiyun write16 PQCR_A, PQCR_D 49*4882a593Smuzhiyun write16 PRCR_A, PRCR_D 50*4882a593Smuzhiyun write16 PSCR_A, PSCR_D 51*4882a593Smuzhiyun write16 PTCR_A, PTCR_D 52*4882a593Smuzhiyun write16 PUCR_A, PUCR_D 53*4882a593Smuzhiyun write16 PVCR_A, PVCR_D 54*4882a593Smuzhiyun write16 PWCR_A, PWCR_D 55*4882a593Smuzhiyun write16 PXCR_A, PXCR_D 56*4882a593Smuzhiyun write16 PYCR_A, PYCR_D 57*4882a593Smuzhiyun write16 PZCR_A, PZCR_D 58*4882a593Smuzhiyun write16 PSEL0_A, PSEL0_D 59*4882a593Smuzhiyun write16 PSEL1_A, PSEL1_D 60*4882a593Smuzhiyun write16 PSEL2_A, PSEL2_D 61*4882a593Smuzhiyun write16 PSEL3_A, PSEL3_D 62*4882a593Smuzhiyun write16 PSEL4_A, PSEL4_D 63*4882a593Smuzhiyun write16 PSEL5_A, PSEL5_D 64*4882a593Smuzhiyun write16 PSEL6_A, PSEL6_D 65*4882a593Smuzhiyun write16 PSEL7_A, PSEL7_D 66*4882a593Smuzhiyun write16 PSEL8_A, PSEL8_D 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun bra exit_gpio 69*4882a593Smuzhiyun nop 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun .align 4 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun/*------- GPIO -------*/ 74*4882a593SmuzhiyunPGDR_A: .long 0xffec0040 75*4882a593SmuzhiyunPACR_A: .long 0xffec0000 76*4882a593SmuzhiyunPBCR_A: .long 0xffec0002 77*4882a593SmuzhiyunPCCR_A: .long 0xffec0004 78*4882a593SmuzhiyunPDCR_A: .long 0xffec0006 79*4882a593SmuzhiyunPECR_A: .long 0xffec0008 80*4882a593SmuzhiyunPFCR_A: .long 0xffec000a 81*4882a593SmuzhiyunPGCR_A: .long 0xffec000c 82*4882a593SmuzhiyunPHCR_A: .long 0xffec000e 83*4882a593SmuzhiyunPICR_A: .long 0xffec0010 84*4882a593SmuzhiyunPJCR_A: .long 0xffec0012 85*4882a593SmuzhiyunPKCR_A: .long 0xffec0014 86*4882a593SmuzhiyunPLCR_A: .long 0xffec0016 87*4882a593SmuzhiyunPMCR_A: .long 0xffec0018 88*4882a593SmuzhiyunPNCR_A: .long 0xffec001a 89*4882a593SmuzhiyunPOCR_A: .long 0xffec001c 90*4882a593SmuzhiyunPQCR_A: .long 0xffec0020 91*4882a593SmuzhiyunPRCR_A: .long 0xffec0022 92*4882a593SmuzhiyunPSCR_A: .long 0xffec0024 93*4882a593SmuzhiyunPTCR_A: .long 0xffec0026 94*4882a593SmuzhiyunPUCR_A: .long 0xffec0028 95*4882a593SmuzhiyunPVCR_A: .long 0xffec002a 96*4882a593SmuzhiyunPWCR_A: .long 0xffec002c 97*4882a593SmuzhiyunPXCR_A: .long 0xffec002e 98*4882a593SmuzhiyunPYCR_A: .long 0xffec0030 99*4882a593SmuzhiyunPZCR_A: .long 0xffec0032 100*4882a593SmuzhiyunPSEL0_A: .long 0xffec0070 101*4882a593SmuzhiyunPSEL1_A: .long 0xffec0072 102*4882a593SmuzhiyunPSEL2_A: .long 0xffec0074 103*4882a593SmuzhiyunPSEL3_A: .long 0xffec0076 104*4882a593SmuzhiyunPSEL4_A: .long 0xffec0078 105*4882a593SmuzhiyunPSEL5_A: .long 0xffec007a 106*4882a593SmuzhiyunPSEL6_A: .long 0xffec007c 107*4882a593SmuzhiyunPSEL7_A: .long 0xffec0082 108*4882a593SmuzhiyunPSEL8_A: .long 0xffec0084 109*4882a593Smuzhiyun 110*4882a593SmuzhiyunPGDR_D: .long 0x80 111*4882a593SmuzhiyunPACR_D: .long 0x0000 112*4882a593SmuzhiyunPBCR_D: .long 0x0001 113*4882a593SmuzhiyunPCCR_D: .long 0x0000 114*4882a593SmuzhiyunPDCR_D: .long 0x0000 115*4882a593SmuzhiyunPECR_D: .long 0x0000 116*4882a593SmuzhiyunPFCR_D: .long 0x0000 117*4882a593SmuzhiyunPGCR_D: .long 0x0000 118*4882a593SmuzhiyunPHCR_D: .long 0x0000 119*4882a593SmuzhiyunPICR_D: .long 0x0000 120*4882a593SmuzhiyunPJCR_D: .long 0x0000 121*4882a593SmuzhiyunPKCR_D: .long 0x0003 122*4882a593SmuzhiyunPLCR_D: .long 0x0000 123*4882a593SmuzhiyunPMCR_D: .long 0x0000 124*4882a593SmuzhiyunPNCR_D: .long 0x0000 125*4882a593SmuzhiyunPOCR_D: .long 0x0000 126*4882a593SmuzhiyunPQCR_D: .long 0xc000 127*4882a593SmuzhiyunPRCR_D: .long 0x0000 128*4882a593SmuzhiyunPSCR_D: .long 0x0000 129*4882a593SmuzhiyunPTCR_D: .long 0x0000 130*4882a593Smuzhiyun#if defined(CONFIG_SH7757_OFFSET_SPI) 131*4882a593SmuzhiyunPUCR_D: .long 0x0055 132*4882a593Smuzhiyun#else 133*4882a593SmuzhiyunPUCR_D: .long 0x0000 134*4882a593Smuzhiyun#endif 135*4882a593SmuzhiyunPVCR_D: .long 0x0000 136*4882a593SmuzhiyunPWCR_D: .long 0x0000 137*4882a593SmuzhiyunPXCR_D: .long 0x0000 138*4882a593SmuzhiyunPYCR_D: .long 0x0000 139*4882a593SmuzhiyunPZCR_D: .long 0x0000 140*4882a593SmuzhiyunPSEL0_D: .long 0xfe00 141*4882a593SmuzhiyunPSEL1_D: .long 0x0000 142*4882a593SmuzhiyunPSEL2_D: .long 0x3000 143*4882a593SmuzhiyunPSEL3_D: .long 0xff00 144*4882a593SmuzhiyunPSEL4_D: .long 0x771f 145*4882a593SmuzhiyunPSEL5_D: .long 0x0ffc 146*4882a593SmuzhiyunPSEL6_D: .long 0x00ff 147*4882a593SmuzhiyunPSEL7_D: .long 0xfc00 148*4882a593SmuzhiyunPSEL8_D: .long 0x0000 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun .align 2 151*4882a593Smuzhiyun 152*4882a593Smuzhiyunexit_gpio: 153*4882a593Smuzhiyun mov #0, r14 154*4882a593Smuzhiyun mova 2f, r0 155*4882a593Smuzhiyun mov.l PC_MASK, r1 156*4882a593Smuzhiyun tst r0, r1 157*4882a593Smuzhiyun bf 2f 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun bra exit_pmb 160*4882a593Smuzhiyun nop 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun .align 2 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun/* If CPU runs on SDRAM, PC is 0x8???????. */ 165*4882a593SmuzhiyunPC_MASK: .long 0x20000000 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun2: 168*4882a593Smuzhiyun mov #1, r14 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun mov.l EXPEVT_A, r0 171*4882a593Smuzhiyun mov.l @r0, r0 172*4882a593Smuzhiyun mov.l EXPEVT_POWER_ON_RESET, r1 173*4882a593Smuzhiyun cmp/eq r0, r1 174*4882a593Smuzhiyun bt 1f 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun /* 177*4882a593Smuzhiyun * If EXPEVT value is manual reset or tlb multipul-hit, 178*4882a593Smuzhiyun * initialization of DDR3IF is not necessary. 179*4882a593Smuzhiyun */ 180*4882a593Smuzhiyun bra exit_ddr 181*4882a593Smuzhiyun nop 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun1: 184*4882a593Smuzhiyun /* For Core Reset */ 185*4882a593Smuzhiyun mov.l DBACEN_A, r0 186*4882a593Smuzhiyun mov.l @r0, r0 187*4882a593Smuzhiyun cmp/eq #0, r0 188*4882a593Smuzhiyun bt 3f 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun /* 191*4882a593Smuzhiyun * If DBACEN == 1(DBSC was already enabled), we have to avoid the 192*4882a593Smuzhiyun * initialization of DDR3-SDRAM. 193*4882a593Smuzhiyun */ 194*4882a593Smuzhiyun bra exit_ddr 195*4882a593Smuzhiyun nop 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun3: 198*4882a593Smuzhiyun /*------- DDR3IF -------*/ 199*4882a593Smuzhiyun /* oscillation stabilization time */ 200*4882a593Smuzhiyun wait_timer WAIT_OSC_TIME 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun /* step 3 */ 203*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_RSTL_VAL 204*4882a593Smuzhiyun wait_timer WAIT_30US 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun /* step 4 */ 207*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_PDEN_VAL 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun /* step 5 */ 210*4882a593Smuzhiyun write32 DBKIND_A, DBKIND_D 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun /* step 6 */ 213*4882a593Smuzhiyun write32 DBCONF_A, DBCONF_D 214*4882a593Smuzhiyun write32 DBTR0_A, DBTR0_D 215*4882a593Smuzhiyun write32 DBTR1_A, DBTR1_D 216*4882a593Smuzhiyun write32 DBTR2_A, DBTR2_D 217*4882a593Smuzhiyun write32 DBTR3_A, DBTR3_D 218*4882a593Smuzhiyun write32 DBTR4_A, DBTR4_D 219*4882a593Smuzhiyun write32 DBTR5_A, DBTR5_D 220*4882a593Smuzhiyun write32 DBTR6_A, DBTR6_D 221*4882a593Smuzhiyun write32 DBTR7_A, DBTR7_D 222*4882a593Smuzhiyun write32 DBTR8_A, DBTR8_D 223*4882a593Smuzhiyun write32 DBTR9_A, DBTR9_D 224*4882a593Smuzhiyun write32 DBTR10_A, DBTR10_D 225*4882a593Smuzhiyun write32 DBTR11_A, DBTR11_D 226*4882a593Smuzhiyun write32 DBTR12_A, DBTR12_D 227*4882a593Smuzhiyun write32 DBTR13_A, DBTR13_D 228*4882a593Smuzhiyun write32 DBTR14_A, DBTR14_D 229*4882a593Smuzhiyun write32 DBTR15_A, DBTR15_D 230*4882a593Smuzhiyun write32 DBTR16_A, DBTR16_D 231*4882a593Smuzhiyun write32 DBTR17_A, DBTR17_D 232*4882a593Smuzhiyun write32 DBTR18_A, DBTR18_D 233*4882a593Smuzhiyun write32 DBTR19_A, DBTR19_D 234*4882a593Smuzhiyun write32 DBRNK0_A, DBRNK0_D 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* step 7 */ 237*4882a593Smuzhiyun write32 DBPDCNT3_A, DBPDCNT3_D 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun /* step 8 */ 240*4882a593Smuzhiyun write32 DBPDCNT1_A, DBPDCNT1_D 241*4882a593Smuzhiyun write32 DBPDCNT2_A, DBPDCNT2_D 242*4882a593Smuzhiyun write32 DBPDLCK_A, DBPDLCK_D 243*4882a593Smuzhiyun write32 DBPDRGA_A, DBPDRGA_D 244*4882a593Smuzhiyun write32 DBPDRGD_A, DBPDRGD_D 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun /* step 9 */ 247*4882a593Smuzhiyun wait_timer WAIT_30US 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun /* step 10 */ 250*4882a593Smuzhiyun write32 DBPDCNT0_A, DBPDCNT0_D 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun /* step 11 */ 253*4882a593Smuzhiyun wait_timer WAIT_30US 254*4882a593Smuzhiyun wait_timer WAIT_30US 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun /* step 12 */ 257*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_WAIT_VAL 258*4882a593Smuzhiyun wait_DBCMD 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun /* step 13 */ 261*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_RSTH_VAL 262*4882a593Smuzhiyun wait_DBCMD 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun /* step 14 */ 265*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_WAIT_VAL 266*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_WAIT_VAL 267*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_WAIT_VAL 268*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_WAIT_VAL 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* step 15 */ 271*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_PDXT_VAL 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun /* step 16 */ 274*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_MRS2_VAL 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun /* step 17 */ 277*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_MRS3_VAL 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun /* step 18 */ 280*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_MRS1_VAL 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun /* step 19 */ 283*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_MRS0_VAL 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun /* step 20 */ 286*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_ZQCL_VAL 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_REF_VAL 289*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_REF_VAL 290*4882a593Smuzhiyun wait_DBCMD 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun /* step 21 */ 293*4882a593Smuzhiyun write32 DBADJ0_A, DBADJ0_D 294*4882a593Smuzhiyun write32 DBADJ1_A, DBADJ1_D 295*4882a593Smuzhiyun write32 DBADJ2_A, DBADJ2_D 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun /* step 22 */ 298*4882a593Smuzhiyun write32 DBRFCNF0_A, DBRFCNF0_D 299*4882a593Smuzhiyun write32 DBRFCNF1_A, DBRFCNF1_D 300*4882a593Smuzhiyun write32 DBRFCNF2_A, DBRFCNF2_D 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun /* step 23 */ 303*4882a593Smuzhiyun write32 DBCALCNF_A, DBCALCNF_D 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun /* step 24 */ 306*4882a593Smuzhiyun write32 DBRFEN_A, DBRFEN_D 307*4882a593Smuzhiyun write32 DBCMD_A, DBCMD_SRXT_VAL 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun /* step 25 */ 310*4882a593Smuzhiyun write32 DBACEN_A, DBACEN_D 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun /* step 26 */ 313*4882a593Smuzhiyun wait_DBCMD 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun#if defined(CONFIG_SH7757LCR_DDR_ECC) 316*4882a593Smuzhiyun /* enable DDR-ECC */ 317*4882a593Smuzhiyun write32 ECD_ECDEN_A, ECD_ECDEN_D 318*4882a593Smuzhiyun write32 ECD_INTSR_A, ECD_INTSR_D 319*4882a593Smuzhiyun write32 ECD_SPACER_A, ECD_SPACER_D 320*4882a593Smuzhiyun write32 ECD_MCR_A, ECD_MCR_D 321*4882a593Smuzhiyun#endif 322*4882a593Smuzhiyun bra exit_ddr 323*4882a593Smuzhiyun nop 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun .align 4 326*4882a593Smuzhiyun 327*4882a593SmuzhiyunEXPEVT_A: .long 0xff000024 328*4882a593SmuzhiyunEXPEVT_POWER_ON_RESET: .long 0x00000000 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun/*------- DDR3IF -------*/ 331*4882a593SmuzhiyunDBCMD_A: .long 0xfe800018 332*4882a593SmuzhiyunDBKIND_A: .long 0xfe800020 333*4882a593SmuzhiyunDBCONF_A: .long 0xfe800024 334*4882a593SmuzhiyunDBTR0_A: .long 0xfe800040 335*4882a593SmuzhiyunDBTR1_A: .long 0xfe800044 336*4882a593SmuzhiyunDBTR2_A: .long 0xfe800048 337*4882a593SmuzhiyunDBTR3_A: .long 0xfe800050 338*4882a593SmuzhiyunDBTR4_A: .long 0xfe800054 339*4882a593SmuzhiyunDBTR5_A: .long 0xfe800058 340*4882a593SmuzhiyunDBTR6_A: .long 0xfe80005c 341*4882a593SmuzhiyunDBTR7_A: .long 0xfe800060 342*4882a593SmuzhiyunDBTR8_A: .long 0xfe800064 343*4882a593SmuzhiyunDBTR9_A: .long 0xfe800068 344*4882a593SmuzhiyunDBTR10_A: .long 0xfe80006c 345*4882a593SmuzhiyunDBTR11_A: .long 0xfe800070 346*4882a593SmuzhiyunDBTR12_A: .long 0xfe800074 347*4882a593SmuzhiyunDBTR13_A: .long 0xfe800078 348*4882a593SmuzhiyunDBTR14_A: .long 0xfe80007c 349*4882a593SmuzhiyunDBTR15_A: .long 0xfe800080 350*4882a593SmuzhiyunDBTR16_A: .long 0xfe800084 351*4882a593SmuzhiyunDBTR17_A: .long 0xfe800088 352*4882a593SmuzhiyunDBTR18_A: .long 0xfe80008c 353*4882a593SmuzhiyunDBTR19_A: .long 0xfe800090 354*4882a593SmuzhiyunDBRNK0_A: .long 0xfe800100 355*4882a593SmuzhiyunDBPDCNT0_A: .long 0xfe800200 356*4882a593SmuzhiyunDBPDCNT1_A: .long 0xfe800204 357*4882a593SmuzhiyunDBPDCNT2_A: .long 0xfe800208 358*4882a593SmuzhiyunDBPDCNT3_A: .long 0xfe80020c 359*4882a593SmuzhiyunDBPDLCK_A: .long 0xfe800280 360*4882a593SmuzhiyunDBPDRGA_A: .long 0xfe800290 361*4882a593SmuzhiyunDBPDRGD_A: .long 0xfe8002a0 362*4882a593SmuzhiyunDBADJ0_A: .long 0xfe8000c0 363*4882a593SmuzhiyunDBADJ1_A: .long 0xfe8000c4 364*4882a593SmuzhiyunDBADJ2_A: .long 0xfe8000c8 365*4882a593SmuzhiyunDBRFCNF0_A: .long 0xfe8000e0 366*4882a593SmuzhiyunDBRFCNF1_A: .long 0xfe8000e4 367*4882a593SmuzhiyunDBRFCNF2_A: .long 0xfe8000e8 368*4882a593SmuzhiyunDBCALCNF_A: .long 0xfe8000f4 369*4882a593SmuzhiyunDBRFEN_A: .long 0xfe800014 370*4882a593SmuzhiyunDBACEN_A: .long 0xfe800010 371*4882a593SmuzhiyunDBWAIT_A: .long 0xfe80001c 372*4882a593Smuzhiyun 373*4882a593SmuzhiyunWAIT_OSC_TIME: .long 6000 374*4882a593SmuzhiyunWAIT_30US: .long 13333 375*4882a593Smuzhiyun 376*4882a593SmuzhiyunDBCMD_RSTL_VAL: .long 0x20000000 377*4882a593SmuzhiyunDBCMD_PDEN_VAL: .long 0x1000d73c 378*4882a593SmuzhiyunDBCMD_WAIT_VAL: .long 0x0000d73c 379*4882a593SmuzhiyunDBCMD_RSTH_VAL: .long 0x2100d73c 380*4882a593SmuzhiyunDBCMD_PDXT_VAL: .long 0x110000c8 381*4882a593SmuzhiyunDBCMD_MRS0_VAL: .long 0x28000930 382*4882a593SmuzhiyunDBCMD_MRS1_VAL: .long 0x29000004 383*4882a593SmuzhiyunDBCMD_MRS2_VAL: .long 0x2a000008 384*4882a593SmuzhiyunDBCMD_MRS3_VAL: .long 0x2b000000 385*4882a593SmuzhiyunDBCMD_ZQCL_VAL: .long 0x03000200 386*4882a593SmuzhiyunDBCMD_REF_VAL: .long 0x0c000000 387*4882a593SmuzhiyunDBCMD_SRXT_VAL: .long 0x19000000 388*4882a593SmuzhiyunDBKIND_D: .long 0x00000007 389*4882a593SmuzhiyunDBCONF_D: .long 0x0f030a01 390*4882a593SmuzhiyunDBTR0_D: .long 0x00000007 391*4882a593SmuzhiyunDBTR1_D: .long 0x00000006 392*4882a593SmuzhiyunDBTR2_D: .long 0x00000000 393*4882a593SmuzhiyunDBTR3_D: .long 0x00000007 394*4882a593SmuzhiyunDBTR4_D: .long 0x00070007 395*4882a593SmuzhiyunDBTR5_D: .long 0x0000001b 396*4882a593SmuzhiyunDBTR6_D: .long 0x00000014 397*4882a593SmuzhiyunDBTR7_D: .long 0x00000005 398*4882a593SmuzhiyunDBTR8_D: .long 0x00000015 399*4882a593SmuzhiyunDBTR9_D: .long 0x00000006 400*4882a593SmuzhiyunDBTR10_D: .long 0x00000008 401*4882a593SmuzhiyunDBTR11_D: .long 0x00000007 402*4882a593SmuzhiyunDBTR12_D: .long 0x0000000e 403*4882a593SmuzhiyunDBTR13_D: .long 0x00000056 404*4882a593SmuzhiyunDBTR14_D: .long 0x00000006 405*4882a593SmuzhiyunDBTR15_D: .long 0x00000004 406*4882a593SmuzhiyunDBTR16_D: .long 0x00150002 407*4882a593SmuzhiyunDBTR17_D: .long 0x000c0017 408*4882a593SmuzhiyunDBTR18_D: .long 0x00000200 409*4882a593SmuzhiyunDBTR19_D: .long 0x00000040 410*4882a593SmuzhiyunDBRNK0_D: .long 0x00000001 411*4882a593SmuzhiyunDBPDCNT0_D: .long 0x00000001 412*4882a593SmuzhiyunDBPDCNT1_D: .long 0x00000001 413*4882a593SmuzhiyunDBPDCNT2_D: .long 0x00000000 414*4882a593SmuzhiyunDBPDCNT3_D: .long 0x00004010 415*4882a593SmuzhiyunDBPDLCK_D: .long 0x0000a55a 416*4882a593SmuzhiyunDBPDRGA_D: .long 0x00000028 417*4882a593SmuzhiyunDBPDRGD_D: .long 0x00017100 418*4882a593Smuzhiyun 419*4882a593SmuzhiyunDBADJ0_D: .long 0x00000000 420*4882a593SmuzhiyunDBADJ1_D: .long 0x00000000 421*4882a593SmuzhiyunDBADJ2_D: .long 0x18061806 422*4882a593SmuzhiyunDBRFCNF0_D: .long 0x000001ff 423*4882a593SmuzhiyunDBRFCNF1_D: .long 0x08001000 424*4882a593SmuzhiyunDBRFCNF2_D: .long 0x00000000 425*4882a593SmuzhiyunDBCALCNF_D: .long 0x0000ffff 426*4882a593SmuzhiyunDBRFEN_D: .long 0x00000001 427*4882a593SmuzhiyunDBACEN_D: .long 0x00000001 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun/*------- DDR-ECC -------*/ 430*4882a593SmuzhiyunECD_ECDEN_A: .long 0xffc1012c 431*4882a593SmuzhiyunECD_ECDEN_D: .long 0x00000001 432*4882a593SmuzhiyunECD_INTSR_A: .long 0xfe900024 433*4882a593SmuzhiyunECD_INTSR_D: .long 0xffffffff 434*4882a593SmuzhiyunECD_SPACER_A: .long 0xfe900018 435*4882a593SmuzhiyunECD_SPACER_D: .long SH7757LCR_SDRAM_ECC_SETTING 436*4882a593SmuzhiyunECD_MCR_A: .long 0xfe900010 437*4882a593SmuzhiyunECD_MCR_D: .long 0x00000001 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun .align 2 440*4882a593Smuzhiyunexit_ddr: 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun#if defined(CONFIG_SH_32BIT) 443*4882a593Smuzhiyun /*------- set PMB -------*/ 444*4882a593Smuzhiyun write32 PASCR_A, PASCR_29BIT_D 445*4882a593Smuzhiyun write32 MMUCR_A, MMUCR_D 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun /***************************************************************** 448*4882a593Smuzhiyun * ent virt phys v sz c wt 449*4882a593Smuzhiyun * 0 0xa0000000 0x00000000 1 128M 0 1 450*4882a593Smuzhiyun * 1 0xa8000000 0x48000000 1 128M 0 1 451*4882a593Smuzhiyun * 5 0x88000000 0x48000000 1 128M 1 1 452*4882a593Smuzhiyun */ 453*4882a593Smuzhiyun write32 PMB_ADDR_SPIBOOT_A, PMB_ADDR_SPIBOOT_D 454*4882a593Smuzhiyun write32 PMB_DATA_SPIBOOT_A, PMB_DATA_SPIBOOT_D 455*4882a593Smuzhiyun write32 PMB_ADDR_DDR_C1_A, PMB_ADDR_DDR_C1_D 456*4882a593Smuzhiyun write32 PMB_DATA_DDR_C1_A, PMB_DATA_DDR_C1_D 457*4882a593Smuzhiyun write32 PMB_ADDR_DDR_N1_A, PMB_ADDR_DDR_N1_D 458*4882a593Smuzhiyun write32 PMB_DATA_DDR_N1_A, PMB_DATA_DDR_N1_D 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun write32 PMB_ADDR_ENTRY2, PMB_ADDR_NOT_USE_D 461*4882a593Smuzhiyun write32 PMB_ADDR_ENTRY3, PMB_ADDR_NOT_USE_D 462*4882a593Smuzhiyun write32 PMB_ADDR_ENTRY4, PMB_ADDR_NOT_USE_D 463*4882a593Smuzhiyun write32 PMB_ADDR_ENTRY6, PMB_ADDR_NOT_USE_D 464*4882a593Smuzhiyun write32 PMB_ADDR_ENTRY7, PMB_ADDR_NOT_USE_D 465*4882a593Smuzhiyun write32 PMB_ADDR_ENTRY8, PMB_ADDR_NOT_USE_D 466*4882a593Smuzhiyun write32 PMB_ADDR_ENTRY9, PMB_ADDR_NOT_USE_D 467*4882a593Smuzhiyun write32 PMB_ADDR_ENTRY10, PMB_ADDR_NOT_USE_D 468*4882a593Smuzhiyun write32 PMB_ADDR_ENTRY11, PMB_ADDR_NOT_USE_D 469*4882a593Smuzhiyun write32 PMB_ADDR_ENTRY12, PMB_ADDR_NOT_USE_D 470*4882a593Smuzhiyun write32 PMB_ADDR_ENTRY13, PMB_ADDR_NOT_USE_D 471*4882a593Smuzhiyun write32 PMB_ADDR_ENTRY14, PMB_ADDR_NOT_USE_D 472*4882a593Smuzhiyun write32 PMB_ADDR_ENTRY15, PMB_ADDR_NOT_USE_D 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun write32 PASCR_A, PASCR_INIT 475*4882a593Smuzhiyun mov.l DUMMY_ADDR, r0 476*4882a593Smuzhiyun icbi @r0 477*4882a593Smuzhiyun#endif /* if defined(CONFIG_SH_32BIT) */ 478*4882a593Smuzhiyun 479*4882a593Smuzhiyunexit_pmb: 480*4882a593Smuzhiyun /* CPU is running on ILRAM? */ 481*4882a593Smuzhiyun mov r14, r0 482*4882a593Smuzhiyun tst #1, r0 483*4882a593Smuzhiyun bt 1f 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun mov.l _bss_start, r15 486*4882a593Smuzhiyun mov.l _spiboot_main, r0 487*4882a593Smuzhiyun100: bsrf r0 488*4882a593Smuzhiyun nop 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun .align 2 491*4882a593Smuzhiyun_spiboot_main: .long (spiboot_main - (100b + 4)) 492*4882a593Smuzhiyun_bss_start: .long bss_start 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun1: 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun write32 CCR_A, CCR_D 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun rts 499*4882a593Smuzhiyun nop 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun .align 4 502*4882a593Smuzhiyun 503*4882a593Smuzhiyun#if defined(CONFIG_SH_32BIT) 504*4882a593Smuzhiyun/*------- set PMB -------*/ 505*4882a593SmuzhiyunPMB_ADDR_SPIBOOT_A: .long PMB_ADDR_BASE(0) 506*4882a593SmuzhiyunPMB_ADDR_DDR_N1_A: .long PMB_ADDR_BASE(1) 507*4882a593SmuzhiyunPMB_ADDR_DDR_C1_A: .long PMB_ADDR_BASE(5) 508*4882a593SmuzhiyunPMB_ADDR_ENTRY2: .long PMB_ADDR_BASE(2) 509*4882a593SmuzhiyunPMB_ADDR_ENTRY3: .long PMB_ADDR_BASE(3) 510*4882a593SmuzhiyunPMB_ADDR_ENTRY4: .long PMB_ADDR_BASE(4) 511*4882a593SmuzhiyunPMB_ADDR_ENTRY6: .long PMB_ADDR_BASE(6) 512*4882a593SmuzhiyunPMB_ADDR_ENTRY7: .long PMB_ADDR_BASE(7) 513*4882a593SmuzhiyunPMB_ADDR_ENTRY8: .long PMB_ADDR_BASE(8) 514*4882a593SmuzhiyunPMB_ADDR_ENTRY9: .long PMB_ADDR_BASE(9) 515*4882a593SmuzhiyunPMB_ADDR_ENTRY10: .long PMB_ADDR_BASE(10) 516*4882a593SmuzhiyunPMB_ADDR_ENTRY11: .long PMB_ADDR_BASE(11) 517*4882a593SmuzhiyunPMB_ADDR_ENTRY12: .long PMB_ADDR_BASE(12) 518*4882a593SmuzhiyunPMB_ADDR_ENTRY13: .long PMB_ADDR_BASE(13) 519*4882a593SmuzhiyunPMB_ADDR_ENTRY14: .long PMB_ADDR_BASE(14) 520*4882a593SmuzhiyunPMB_ADDR_ENTRY15: .long PMB_ADDR_BASE(15) 521*4882a593Smuzhiyun 522*4882a593SmuzhiyunPMB_ADDR_SPIBOOT_D: .long mk_pmb_addr_val(0xa0) 523*4882a593SmuzhiyunPMB_ADDR_DDR_C1_D: .long mk_pmb_addr_val(0x88) 524*4882a593SmuzhiyunPMB_ADDR_DDR_N1_D: .long mk_pmb_addr_val(0xa8) 525*4882a593SmuzhiyunPMB_ADDR_NOT_USE_D: .long 0x00000000 526*4882a593Smuzhiyun 527*4882a593SmuzhiyunPMB_DATA_SPIBOOT_A: .long PMB_DATA_BASE(0) 528*4882a593SmuzhiyunPMB_DATA_DDR_N1_A: .long PMB_DATA_BASE(1) 529*4882a593SmuzhiyunPMB_DATA_DDR_C1_A: .long PMB_DATA_BASE(5) 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun/* ppn ub v s1 s0 c wt */ 532*4882a593SmuzhiyunPMB_DATA_SPIBOOT_D: .long mk_pmb_data_val(0x00, 0, 1, 1, 0, 0, 1) 533*4882a593SmuzhiyunPMB_DATA_DDR_C1_D: .long mk_pmb_data_val(0x48, 0, 1, 1, 0, 1, 1) 534*4882a593SmuzhiyunPMB_DATA_DDR_N1_D: .long mk_pmb_data_val(0x48, 1, 1, 1, 0, 0, 1) 535*4882a593Smuzhiyun 536*4882a593SmuzhiyunPASCR_A: .long 0xff000070 537*4882a593SmuzhiyunDUMMY_ADDR: .long 0xa0000000 538*4882a593SmuzhiyunPASCR_29BIT_D: .long 0x00000000 539*4882a593SmuzhiyunPASCR_INIT: .long 0x80000080 540*4882a593SmuzhiyunMMUCR_A: .long 0xff000010 541*4882a593SmuzhiyunMMUCR_D: .long 0x00000004 /* clear ITLB */ 542*4882a593Smuzhiyun#endif /* CONFIG_SH_32BIT */ 543*4882a593Smuzhiyun 544*4882a593SmuzhiyunCCR_A: .long CCR 545*4882a593SmuzhiyunCCR_D: .long CCR_CACHE_INIT 546