1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2012 Renesas Solutions Corp.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <malloc.h>
9*4882a593Smuzhiyun #include <asm/processor.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/mmc.h>
12*4882a593Smuzhiyun #include <spi.h>
13*4882a593Smuzhiyun #include <spi_flash.h>
14*4882a593Smuzhiyun
checkboard(void)15*4882a593Smuzhiyun int checkboard(void)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun puts("BOARD: SH7753 EVB\n");
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun return 0;
20*4882a593Smuzhiyun }
21*4882a593Smuzhiyun
init_gpio(void)22*4882a593Smuzhiyun static void init_gpio(void)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun struct gpio_regs *gpio = GPIO_BASE;
25*4882a593Smuzhiyun struct sermux_regs *sermux = SERMUX_BASE;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* GPIO */
28*4882a593Smuzhiyun writew(0x0000, &gpio->pacr); /* GETHER */
29*4882a593Smuzhiyun writew(0x0001, &gpio->pbcr); /* INTC */
30*4882a593Smuzhiyun writew(0x0000, &gpio->pccr); /* PWMU, INTC */
31*4882a593Smuzhiyun writew(0x0000, &gpio->pdcr); /* SPI0 */
32*4882a593Smuzhiyun writew(0xeaff, &gpio->pecr); /* GPIO */
33*4882a593Smuzhiyun writew(0x0000, &gpio->pfcr); /* WDT */
34*4882a593Smuzhiyun writew(0x0004, &gpio->pgcr); /* SPI0, GETHER MDIO gate(PTG1) */
35*4882a593Smuzhiyun writew(0x0000, &gpio->phcr); /* SPI1 */
36*4882a593Smuzhiyun writew(0x0000, &gpio->picr); /* SDHI */
37*4882a593Smuzhiyun writew(0x0000, &gpio->pjcr); /* SCIF4 */
38*4882a593Smuzhiyun writew(0x0003, &gpio->pkcr); /* SerMux */
39*4882a593Smuzhiyun writew(0x0000, &gpio->plcr); /* SerMux */
40*4882a593Smuzhiyun writew(0x0000, &gpio->pmcr); /* RIIC */
41*4882a593Smuzhiyun writew(0x0000, &gpio->pncr); /* USB, SGPIO */
42*4882a593Smuzhiyun writew(0x0000, &gpio->pocr); /* SGPIO */
43*4882a593Smuzhiyun writew(0xd555, &gpio->pqcr); /* GPIO */
44*4882a593Smuzhiyun writew(0x0000, &gpio->prcr); /* RIIC */
45*4882a593Smuzhiyun writew(0x0000, &gpio->pscr); /* RIIC */
46*4882a593Smuzhiyun writew(0x0000, &gpio->ptcr); /* STATUS */
47*4882a593Smuzhiyun writeb(0x00, &gpio->pudr);
48*4882a593Smuzhiyun writew(0x5555, &gpio->pucr); /* Debug LED */
49*4882a593Smuzhiyun writew(0x0000, &gpio->pvcr); /* RSPI */
50*4882a593Smuzhiyun writew(0x0000, &gpio->pwcr); /* EVC */
51*4882a593Smuzhiyun writew(0x0000, &gpio->pxcr); /* LBSC */
52*4882a593Smuzhiyun writew(0x0000, &gpio->pycr); /* LBSC */
53*4882a593Smuzhiyun writew(0x0000, &gpio->pzcr); /* eMMC */
54*4882a593Smuzhiyun writew(0xfe00, &gpio->psel0);
55*4882a593Smuzhiyun writew(0x0000, &gpio->psel1);
56*4882a593Smuzhiyun writew(0x3000, &gpio->psel2);
57*4882a593Smuzhiyun writew(0xff00, &gpio->psel3);
58*4882a593Smuzhiyun writew(0x771f, &gpio->psel4);
59*4882a593Smuzhiyun writew(0x0ffc, &gpio->psel5);
60*4882a593Smuzhiyun writew(0x00ff, &gpio->psel6);
61*4882a593Smuzhiyun writew(0xfc00, &gpio->psel7);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun writeb(0x10, &sermux->smr0); /* SMR0: SerMux mode 0 */
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
init_usb_phy(void)66*4882a593Smuzhiyun static void init_usb_phy(void)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun struct usb_common_regs *common0 = USB0_COMMON_BASE;
69*4882a593Smuzhiyun struct usb_common_regs *common1 = USB1_COMMON_BASE;
70*4882a593Smuzhiyun struct usb0_phy_regs *phy = USB0_PHY_BASE;
71*4882a593Smuzhiyun struct usb1_port_regs *port = USB1_PORT_BASE;
72*4882a593Smuzhiyun struct usb1_alignment_regs *align = USB1_ALIGNMENT_BASE;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun writew(0x0100, &phy->reset); /* set reset */
75*4882a593Smuzhiyun /* port0 = USB0, port1 = USB1 */
76*4882a593Smuzhiyun writew(0x0002, &phy->portsel);
77*4882a593Smuzhiyun writel(0x0001, &port->port1sel); /* port1 = Host */
78*4882a593Smuzhiyun writew(0x0111, &phy->reset); /* clear reset */
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun writew(0x4000, &common0->suspmode);
81*4882a593Smuzhiyun writew(0x4000, &common1->suspmode);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
84*4882a593Smuzhiyun writel(0x00000000, &align->ehcidatac);
85*4882a593Smuzhiyun writel(0x00000000, &align->ohcidatac);
86*4882a593Smuzhiyun #endif
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
init_gether_mdio(void)89*4882a593Smuzhiyun static void init_gether_mdio(void)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct gpio_regs *gpio = GPIO_BASE;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun writew(readw(&gpio->pgcr) | 0x0004, &gpio->pgcr);
94*4882a593Smuzhiyun writeb(readb(&gpio->pgdr) | 0x02, &gpio->pgdr); /* Use ET0-MDIO */
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
set_mac_to_sh_giga_eth_register(int channel,char * mac_string)97*4882a593Smuzhiyun static void set_mac_to_sh_giga_eth_register(int channel, char *mac_string)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun struct ether_mac_regs *ether;
100*4882a593Smuzhiyun unsigned char mac[6];
101*4882a593Smuzhiyun unsigned long val;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun eth_parse_enetaddr(mac_string, mac);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (!channel)
106*4882a593Smuzhiyun ether = GETHER0_MAC_BASE;
107*4882a593Smuzhiyun else
108*4882a593Smuzhiyun ether = GETHER1_MAC_BASE;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun val = (mac[0] << 24) | (mac[1] << 16) | (mac[2] << 8) | mac[3];
111*4882a593Smuzhiyun writel(val, ðer->mahr);
112*4882a593Smuzhiyun val = (mac[4] << 8) | mac[5];
113*4882a593Smuzhiyun writel(val, ðer->malr);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #if defined(CONFIG_SH_32BIT)
117*4882a593Smuzhiyun /*****************************************************************
118*4882a593Smuzhiyun * This PMB must be set on this timing. The lowlevel_init is run on
119*4882a593Smuzhiyun * Area 0(phys 0x00000000), so we have to map it.
120*4882a593Smuzhiyun *
121*4882a593Smuzhiyun * The new PMB table is following:
122*4882a593Smuzhiyun * ent virt phys v sz c wt
123*4882a593Smuzhiyun * 0 0xa0000000 0x40000000 1 128M 0 1
124*4882a593Smuzhiyun * 1 0xa8000000 0x48000000 1 128M 0 1
125*4882a593Smuzhiyun * 2 0xb0000000 0x50000000 1 128M 0 1
126*4882a593Smuzhiyun * 3 0xb8000000 0x58000000 1 128M 0 1
127*4882a593Smuzhiyun * 4 0x80000000 0x40000000 1 128M 1 1
128*4882a593Smuzhiyun * 5 0x88000000 0x48000000 1 128M 1 1
129*4882a593Smuzhiyun * 6 0x90000000 0x50000000 1 128M 1 1
130*4882a593Smuzhiyun * 7 0x98000000 0x58000000 1 128M 1 1
131*4882a593Smuzhiyun */
set_pmb_on_board_init(void)132*4882a593Smuzhiyun static void set_pmb_on_board_init(void)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct mmu_regs *mmu = MMU_BASE;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* clear ITLB */
137*4882a593Smuzhiyun writel(0x00000004, &mmu->mmucr);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* delete PMB for SPIBOOT */
140*4882a593Smuzhiyun writel(0, PMB_ADDR_BASE(0));
141*4882a593Smuzhiyun writel(0, PMB_DATA_BASE(0));
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* add PMB for SDRAM(0x40000000 - 0x47ffffff) */
144*4882a593Smuzhiyun /* ppn ub v s1 s0 c wt */
145*4882a593Smuzhiyun writel(mk_pmb_addr_val(0xa0), PMB_ADDR_BASE(0));
146*4882a593Smuzhiyun writel(mk_pmb_data_val(0x40, 1, 1, 1, 0, 0, 1), PMB_DATA_BASE(0));
147*4882a593Smuzhiyun writel(mk_pmb_addr_val(0xb0), PMB_ADDR_BASE(2));
148*4882a593Smuzhiyun writel(mk_pmb_data_val(0x50, 1, 1, 1, 0, 0, 1), PMB_DATA_BASE(2));
149*4882a593Smuzhiyun writel(mk_pmb_addr_val(0xb8), PMB_ADDR_BASE(3));
150*4882a593Smuzhiyun writel(mk_pmb_data_val(0x58, 1, 1, 1, 0, 0, 1), PMB_DATA_BASE(3));
151*4882a593Smuzhiyun writel(mk_pmb_addr_val(0x80), PMB_ADDR_BASE(4));
152*4882a593Smuzhiyun writel(mk_pmb_data_val(0x40, 0, 1, 1, 0, 1, 1), PMB_DATA_BASE(4));
153*4882a593Smuzhiyun writel(mk_pmb_addr_val(0x90), PMB_ADDR_BASE(6));
154*4882a593Smuzhiyun writel(mk_pmb_data_val(0x50, 0, 1, 1, 0, 1, 1), PMB_DATA_BASE(6));
155*4882a593Smuzhiyun writel(mk_pmb_addr_val(0x98), PMB_ADDR_BASE(7));
156*4882a593Smuzhiyun writel(mk_pmb_data_val(0x58, 0, 1, 1, 0, 1, 1), PMB_DATA_BASE(7));
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun #endif
159*4882a593Smuzhiyun
board_init(void)160*4882a593Smuzhiyun int board_init(void)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct gether_control_regs *gether = GETHER_CONTROL_BASE;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun init_gpio();
165*4882a593Smuzhiyun #if defined(CONFIG_SH_32BIT)
166*4882a593Smuzhiyun set_pmb_on_board_init();
167*4882a593Smuzhiyun #endif
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* Sets TXnDLY to B'010 */
170*4882a593Smuzhiyun writel(0x00000202, &gether->gbecont);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun init_usb_phy();
173*4882a593Smuzhiyun init_gether_mdio();
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)178*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct gpio_regs *gpio = GPIO_BASE;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun writew(readw(&gpio->pgcr) | 0x0040, &gpio->pgcr);
183*4882a593Smuzhiyun writeb(readb(&gpio->pgdr) & ~0x08, &gpio->pgdr); /* Reset */
184*4882a593Smuzhiyun udelay(1);
185*4882a593Smuzhiyun writeb(readb(&gpio->pgdr) | 0x08, &gpio->pgdr); /* Release reset */
186*4882a593Smuzhiyun udelay(200);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun return mmcif_mmc_init();
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
get_sh_eth_mac_raw(unsigned char * buf,int size)191*4882a593Smuzhiyun static int get_sh_eth_mac_raw(unsigned char *buf, int size)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun struct spi_flash *spi;
194*4882a593Smuzhiyun int ret;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun spi = spi_flash_probe(0, 0, 1000000, SPI_MODE_3);
197*4882a593Smuzhiyun if (spi == NULL) {
198*4882a593Smuzhiyun printf("%s: spi_flash probe failed.\n", __func__);
199*4882a593Smuzhiyun return 1;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun ret = spi_flash_read(spi, SH7753EVB_ETHERNET_MAC_BASE, size, buf);
203*4882a593Smuzhiyun if (ret) {
204*4882a593Smuzhiyun printf("%s: spi_flash read failed.\n", __func__);
205*4882a593Smuzhiyun spi_flash_free(spi);
206*4882a593Smuzhiyun return 1;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun spi_flash_free(spi);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
get_sh_eth_mac(int channel,char * mac_string,unsigned char * buf)213*4882a593Smuzhiyun static int get_sh_eth_mac(int channel, char *mac_string, unsigned char *buf)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun memcpy(mac_string, &buf[channel * (SH7753EVB_ETHERNET_MAC_SIZE + 1)],
216*4882a593Smuzhiyun SH7753EVB_ETHERNET_MAC_SIZE);
217*4882a593Smuzhiyun mac_string[SH7753EVB_ETHERNET_MAC_SIZE] = 0x00; /* terminate */
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun return 0;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
init_ethernet_mac(void)222*4882a593Smuzhiyun static void init_ethernet_mac(void)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun char mac_string[64];
225*4882a593Smuzhiyun char env_string[64];
226*4882a593Smuzhiyun int i;
227*4882a593Smuzhiyun unsigned char *buf;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun buf = malloc(256);
230*4882a593Smuzhiyun if (!buf) {
231*4882a593Smuzhiyun printf("%s: malloc failed.\n", __func__);
232*4882a593Smuzhiyun return;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun get_sh_eth_mac_raw(buf, 256);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* Gigabit Ethernet */
237*4882a593Smuzhiyun for (i = 0; i < SH7753EVB_ETHERNET_NUM_CH; i++) {
238*4882a593Smuzhiyun get_sh_eth_mac(i, mac_string, buf);
239*4882a593Smuzhiyun if (i == 0)
240*4882a593Smuzhiyun env_set("ethaddr", mac_string);
241*4882a593Smuzhiyun else {
242*4882a593Smuzhiyun sprintf(env_string, "eth%daddr", i);
243*4882a593Smuzhiyun env_set(env_string, mac_string);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun set_mac_to_sh_giga_eth_register(i, mac_string);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun free(buf);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
board_late_init(void)251*4882a593Smuzhiyun int board_late_init(void)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun init_ethernet_mac();
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
do_write_mac(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])258*4882a593Smuzhiyun int do_write_mac(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun int i, ret;
261*4882a593Smuzhiyun char mac_string[256];
262*4882a593Smuzhiyun struct spi_flash *spi;
263*4882a593Smuzhiyun unsigned char *buf;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (argc != 3) {
266*4882a593Smuzhiyun buf = malloc(256);
267*4882a593Smuzhiyun if (!buf) {
268*4882a593Smuzhiyun printf("%s: malloc failed.\n", __func__);
269*4882a593Smuzhiyun return 1;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun get_sh_eth_mac_raw(buf, 256);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* print current MAC address */
275*4882a593Smuzhiyun for (i = 0; i < SH7753EVB_ETHERNET_NUM_CH; i++) {
276*4882a593Smuzhiyun get_sh_eth_mac(i, mac_string, buf);
277*4882a593Smuzhiyun printf("GETHERC ch%d = %s\n", i, mac_string);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun free(buf);
280*4882a593Smuzhiyun return 0;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* new setting */
284*4882a593Smuzhiyun memset(mac_string, 0xff, sizeof(mac_string));
285*4882a593Smuzhiyun sprintf(mac_string, "%s\t%s",
286*4882a593Smuzhiyun argv[1], argv[2]);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* write MAC data to SPI rom */
289*4882a593Smuzhiyun spi = spi_flash_probe(0, 0, 1000000, SPI_MODE_3);
290*4882a593Smuzhiyun if (!spi) {
291*4882a593Smuzhiyun printf("%s: spi_flash probe failed.\n", __func__);
292*4882a593Smuzhiyun return 1;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun ret = spi_flash_erase(spi, SH7753EVB_ETHERNET_MAC_BASE_SPI,
296*4882a593Smuzhiyun SH7753EVB_SPI_SECTOR_SIZE);
297*4882a593Smuzhiyun if (ret) {
298*4882a593Smuzhiyun printf("%s: spi_flash erase failed.\n", __func__);
299*4882a593Smuzhiyun return 1;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun ret = spi_flash_write(spi, SH7753EVB_ETHERNET_MAC_BASE_SPI,
303*4882a593Smuzhiyun sizeof(mac_string), mac_string);
304*4882a593Smuzhiyun if (ret) {
305*4882a593Smuzhiyun printf("%s: spi_flash write failed.\n", __func__);
306*4882a593Smuzhiyun spi_flash_free(spi);
307*4882a593Smuzhiyun return 1;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun spi_flash_free(spi);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun puts("The writing of the MAC address to SPI ROM was completed.\n");
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun U_BOOT_CMD(
317*4882a593Smuzhiyun write_mac, 3, 1, do_write_mac,
318*4882a593Smuzhiyun "write MAC address for GETHERC",
319*4882a593Smuzhiyun "[GETHERC ch0] [GETHERC ch1]\n"
320*4882a593Smuzhiyun );
321