xref: /OK3568_Linux_fs/u-boot/board/renesas/sh7752evb/lowlevel_init.S (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (C) 2012  Renesas Solutions Corp.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun#include <config.h>
8*4882a593Smuzhiyun#include <asm/processor.h>
9*4882a593Smuzhiyun#include <asm/macro.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun.macro	or32, addr, data
12*4882a593Smuzhiyun	mov.l \addr, r1
13*4882a593Smuzhiyun	mov.l \data, r0
14*4882a593Smuzhiyun	mov.l @r1, r2
15*4882a593Smuzhiyun	or    r2, r0
16*4882a593Smuzhiyun	mov.l r0, @r1
17*4882a593Smuzhiyun.endm
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun.macro	wait_DBCMD
20*4882a593Smuzhiyun	mov.l	DBWAIT_A, r0
21*4882a593Smuzhiyun	mov.l	@r0, r1
22*4882a593Smuzhiyun.endm
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	.global lowlevel_init
25*4882a593Smuzhiyun	.section	.spiboot1.text
26*4882a593Smuzhiyun	.align  2
27*4882a593Smuzhiyun
28*4882a593Smuzhiyunlowlevel_init:
29*4882a593Smuzhiyun	/*------- GPIO -------*/
30*4882a593Smuzhiyun	write16 PDCR_A,	PDCR_D		! SPI0
31*4882a593Smuzhiyun	write16 PGCR_A,	PGCR_D		! SPI0, GETHER MDIO gate(PTG1)
32*4882a593Smuzhiyun	write16 PJCR_A,	PJCR_D		! SCIF4
33*4882a593Smuzhiyun	write16 PTCR_A,	PTCR_D		! STATUS
34*4882a593Smuzhiyun	write16 PSEL1_A, PSEL1_D	! SPI0
35*4882a593Smuzhiyun	write16 PSEL2_A, PSEL2_D	! SPI0
36*4882a593Smuzhiyun	write16 PSEL5_A, PSEL5_D	! STATUS
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun	bra	exit_gpio
39*4882a593Smuzhiyun	nop
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun	.align	2
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun/*------- GPIO -------*/
44*4882a593SmuzhiyunPDCR_A:		.long	0xffec0006
45*4882a593SmuzhiyunPGCR_A:		.long	0xffec000c
46*4882a593SmuzhiyunPJCR_A:		.long	0xffec0012
47*4882a593SmuzhiyunPTCR_A:		.long	0xffec0026
48*4882a593SmuzhiyunPSEL1_A:	.long	0xffec0072
49*4882a593SmuzhiyunPSEL2_A:	.long	0xffec0074
50*4882a593SmuzhiyunPSEL5_A:	.long	0xffec007a
51*4882a593Smuzhiyun
52*4882a593SmuzhiyunPDCR_D:		.long	0x0000
53*4882a593SmuzhiyunPGCR_D:		.long	0x0004
54*4882a593SmuzhiyunPJCR_D:		.long	0x0000
55*4882a593SmuzhiyunPTCR_D:		.long	0x0000
56*4882a593SmuzhiyunPSEL1_D:	.long	0x0000
57*4882a593SmuzhiyunPSEL2_D:	.long	0x3000
58*4882a593SmuzhiyunPSEL5_D:	.long	0x0ffc
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun	.align	2
61*4882a593Smuzhiyun
62*4882a593Smuzhiyunexit_gpio:
63*4882a593Smuzhiyun	mov	#0, r14
64*4882a593Smuzhiyun	mova	2f, r0
65*4882a593Smuzhiyun	mov.l	PC_MASK, r1
66*4882a593Smuzhiyun	tst	r0, r1
67*4882a593Smuzhiyun	bf	2f
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun	bra	exit_pmb
70*4882a593Smuzhiyun	nop
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun	.align	2
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun/* If CPU runs on SDRAM (PC=0x5???????) or not. */
75*4882a593SmuzhiyunPC_MASK:	.long	0x20000000
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun2:
78*4882a593Smuzhiyun	mov	#1, r14
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun	mov.l	EXPEVT_A, r0
81*4882a593Smuzhiyun	mov.l	@r0, r0
82*4882a593Smuzhiyun	mov.l	EXPEVT_POWER_ON_RESET, r1
83*4882a593Smuzhiyun	cmp/eq	r0, r1
84*4882a593Smuzhiyun	bt	1f
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun	/*
87*4882a593Smuzhiyun	 * If EXPEVT value is manual reset or tlb multipul-hit,
88*4882a593Smuzhiyun	 * initialization of DDR3IF is not necessary.
89*4882a593Smuzhiyun	 */
90*4882a593Smuzhiyun	bra	exit_ddr
91*4882a593Smuzhiyun	nop
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun1:
94*4882a593Smuzhiyun	/*------- Reset -------*/
95*4882a593Smuzhiyun	write32 MRSTCR0_A, MRSTCR0_D
96*4882a593Smuzhiyun	write32 MRSTCR1_A, MRSTCR1_D
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun	/* For Core Reset */
99*4882a593Smuzhiyun	mov.l	DBACEN_A, r0
100*4882a593Smuzhiyun	mov.l	@r0, r0
101*4882a593Smuzhiyun	cmp/eq	#0, r0
102*4882a593Smuzhiyun	bt	3f
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun	/*
105*4882a593Smuzhiyun	 * If DBACEN == 1(DBSC was already enabled), we have to avoid the
106*4882a593Smuzhiyun	 * initialization of DDR3-SDRAM.
107*4882a593Smuzhiyun	 */
108*4882a593Smuzhiyun	bra	exit_ddr
109*4882a593Smuzhiyun	nop
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun3:
112*4882a593Smuzhiyun	/*------- DDR3IF -------*/
113*4882a593Smuzhiyun	/* oscillation stabilization time */
114*4882a593Smuzhiyun	wait_timer	WAIT_OSC_TIME
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun	/* step 3 */
117*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_RSTL_VAL
118*4882a593Smuzhiyun	wait_timer	WAIT_30US
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun	/* step 4 */
121*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_PDEN_VAL
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun	/* step 5 */
124*4882a593Smuzhiyun	write32 DBKIND_A, DBKIND_D
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun	/* step 6 */
127*4882a593Smuzhiyun	write32 DBCONF_A, DBCONF_D
128*4882a593Smuzhiyun	write32 DBTR0_A, DBTR0_D
129*4882a593Smuzhiyun	write32 DBTR1_A, DBTR1_D
130*4882a593Smuzhiyun	write32 DBTR2_A, DBTR2_D
131*4882a593Smuzhiyun	write32 DBTR3_A, DBTR3_D
132*4882a593Smuzhiyun	write32 DBTR4_A, DBTR4_D
133*4882a593Smuzhiyun	write32 DBTR5_A, DBTR5_D
134*4882a593Smuzhiyun	write32 DBTR6_A, DBTR6_D
135*4882a593Smuzhiyun	write32 DBTR7_A, DBTR7_D
136*4882a593Smuzhiyun	write32 DBTR8_A, DBTR8_D
137*4882a593Smuzhiyun	write32 DBTR9_A, DBTR9_D
138*4882a593Smuzhiyun	write32 DBTR10_A, DBTR10_D
139*4882a593Smuzhiyun	write32 DBTR11_A, DBTR11_D
140*4882a593Smuzhiyun	write32 DBTR12_A, DBTR12_D
141*4882a593Smuzhiyun	write32 DBTR13_A, DBTR13_D
142*4882a593Smuzhiyun	write32 DBTR14_A, DBTR14_D
143*4882a593Smuzhiyun	write32 DBTR15_A, DBTR15_D
144*4882a593Smuzhiyun	write32 DBTR16_A, DBTR16_D
145*4882a593Smuzhiyun	write32 DBTR17_A, DBTR17_D
146*4882a593Smuzhiyun	write32 DBTR18_A, DBTR18_D
147*4882a593Smuzhiyun	write32 DBTR19_A, DBTR19_D
148*4882a593Smuzhiyun	write32 DBRNK0_A, DBRNK0_D
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun	/* step 7 */
151*4882a593Smuzhiyun	write32 DBPDCNT3_A, DBPDCNT3_D
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun	/* step 8 */
154*4882a593Smuzhiyun	write32 DBPDCNT1_A, DBPDCNT1_D
155*4882a593Smuzhiyun	write32 DBPDCNT2_A, DBPDCNT2_D
156*4882a593Smuzhiyun	write32 DBPDLCK_A, DBPDLCK_D
157*4882a593Smuzhiyun	write32 DBPDRGA_A, DBPDRGA_D
158*4882a593Smuzhiyun	write32 DBPDRGD_A, DBPDRGD_D
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun	/* step 9 */
161*4882a593Smuzhiyun	wait_timer	WAIT_30US
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun	/* step 10 */
164*4882a593Smuzhiyun	write32 DBPDCNT0_A, DBPDCNT0_D
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun	/* step 11 */
167*4882a593Smuzhiyun	wait_timer	WAIT_30US
168*4882a593Smuzhiyun	wait_timer	WAIT_30US
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun	/* step 12 */
171*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_WAIT_VAL
172*4882a593Smuzhiyun	wait_DBCMD
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun	/* step 13 */
175*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_RSTH_VAL
176*4882a593Smuzhiyun	wait_DBCMD
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun	/* step 14 */
179*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_WAIT_VAL
180*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_WAIT_VAL
181*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_WAIT_VAL
182*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_WAIT_VAL
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun	/* step 15 */
185*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_PDXT_VAL
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun	/* step 16 */
188*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_MRS2_VAL
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun	/* step 17 */
191*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_MRS3_VAL
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun	/* step 18 */
194*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_MRS1_VAL
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun	/* step 19 */
197*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_MRS0_VAL
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun	/* step 20 */
200*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_ZQCL_VAL
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_REF_VAL
203*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_REF_VAL
204*4882a593Smuzhiyun	wait_DBCMD
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun	/* step 21 */
207*4882a593Smuzhiyun	write32 DBADJ0_A, DBADJ0_D
208*4882a593Smuzhiyun	write32 DBADJ1_A, DBADJ1_D
209*4882a593Smuzhiyun	write32 DBADJ2_A, DBADJ2_D
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun	/* step 22 */
212*4882a593Smuzhiyun	write32 DBRFCNF0_A, DBRFCNF0_D
213*4882a593Smuzhiyun	write32 DBRFCNF1_A, DBRFCNF1_D
214*4882a593Smuzhiyun	write32 DBRFCNF2_A, DBRFCNF2_D
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun	/* step 23 */
217*4882a593Smuzhiyun	write32 DBCALCNF_A, DBCALCNF_D
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun	/* step 24 */
220*4882a593Smuzhiyun	write32 DBRFEN_A, DBRFEN_D
221*4882a593Smuzhiyun	write32 DBCMD_A, DBCMD_SRXT_VAL
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun	/* step 25 */
224*4882a593Smuzhiyun	write32 DBACEN_A, DBACEN_D
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun	/* step 26 */
227*4882a593Smuzhiyun	wait_DBCMD
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun	bra	exit_ddr
230*4882a593Smuzhiyun	nop
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun	.align 2
233*4882a593Smuzhiyun
234*4882a593SmuzhiyunEXPEVT_A:		.long	0xff000024
235*4882a593SmuzhiyunEXPEVT_POWER_ON_RESET:	.long	0x00000000
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun/*------- Reset -------*/
238*4882a593SmuzhiyunMRSTCR0_A:	.long	0xffd50030
239*4882a593SmuzhiyunMRSTCR0_D:	.long	0xfe1ffe7f
240*4882a593SmuzhiyunMRSTCR1_A:	.long	0xffd50034
241*4882a593SmuzhiyunMRSTCR1_D:	.long	0xfff3ffff
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun/*------- DDR3IF -------*/
244*4882a593SmuzhiyunDBCMD_A:	.long	0xfe800018
245*4882a593SmuzhiyunDBKIND_A:	.long	0xfe800020
246*4882a593SmuzhiyunDBCONF_A:	.long	0xfe800024
247*4882a593SmuzhiyunDBTR0_A:	.long	0xfe800040
248*4882a593SmuzhiyunDBTR1_A:	.long	0xfe800044
249*4882a593SmuzhiyunDBTR2_A:	.long	0xfe800048
250*4882a593SmuzhiyunDBTR3_A:	.long	0xfe800050
251*4882a593SmuzhiyunDBTR4_A:	.long	0xfe800054
252*4882a593SmuzhiyunDBTR5_A:	.long	0xfe800058
253*4882a593SmuzhiyunDBTR6_A:	.long	0xfe80005c
254*4882a593SmuzhiyunDBTR7_A:	.long	0xfe800060
255*4882a593SmuzhiyunDBTR8_A:	.long	0xfe800064
256*4882a593SmuzhiyunDBTR9_A:	.long	0xfe800068
257*4882a593SmuzhiyunDBTR10_A:	.long	0xfe80006c
258*4882a593SmuzhiyunDBTR11_A:	.long	0xfe800070
259*4882a593SmuzhiyunDBTR12_A:	.long	0xfe800074
260*4882a593SmuzhiyunDBTR13_A:	.long	0xfe800078
261*4882a593SmuzhiyunDBTR14_A:	.long	0xfe80007c
262*4882a593SmuzhiyunDBTR15_A:	.long	0xfe800080
263*4882a593SmuzhiyunDBTR16_A:	.long	0xfe800084
264*4882a593SmuzhiyunDBTR17_A:	.long	0xfe800088
265*4882a593SmuzhiyunDBTR18_A:	.long	0xfe80008c
266*4882a593SmuzhiyunDBTR19_A:	.long	0xfe800090
267*4882a593SmuzhiyunDBRNK0_A:	.long	0xfe800100
268*4882a593SmuzhiyunDBPDCNT0_A:	.long	0xfe800200
269*4882a593SmuzhiyunDBPDCNT1_A:	.long	0xfe800204
270*4882a593SmuzhiyunDBPDCNT2_A:	.long	0xfe800208
271*4882a593SmuzhiyunDBPDCNT3_A:	.long	0xfe80020c
272*4882a593SmuzhiyunDBPDLCK_A:	.long	0xfe800280
273*4882a593SmuzhiyunDBPDRGA_A:	.long	0xfe800290
274*4882a593SmuzhiyunDBPDRGD_A:	.long	0xfe8002a0
275*4882a593SmuzhiyunDBADJ0_A:	.long	0xfe8000c0
276*4882a593SmuzhiyunDBADJ1_A:	.long	0xfe8000c4
277*4882a593SmuzhiyunDBADJ2_A:	.long	0xfe8000c8
278*4882a593SmuzhiyunDBRFCNF0_A:	.long	0xfe8000e0
279*4882a593SmuzhiyunDBRFCNF1_A:	.long	0xfe8000e4
280*4882a593SmuzhiyunDBRFCNF2_A:	.long	0xfe8000e8
281*4882a593SmuzhiyunDBCALCNF_A:	.long	0xfe8000f4
282*4882a593SmuzhiyunDBRFEN_A:	.long	0xfe800014
283*4882a593SmuzhiyunDBACEN_A:	.long	0xfe800010
284*4882a593SmuzhiyunDBWAIT_A:	.long	0xfe80001c
285*4882a593Smuzhiyun
286*4882a593SmuzhiyunWAIT_OSC_TIME:	.long	6000
287*4882a593SmuzhiyunWAIT_30US:	.long	13333
288*4882a593Smuzhiyun
289*4882a593SmuzhiyunDBCMD_RSTL_VAL:	.long	0x20000000
290*4882a593SmuzhiyunDBCMD_PDEN_VAL:	.long	0x1000d73c
291*4882a593SmuzhiyunDBCMD_WAIT_VAL:	.long	0x0000d73c
292*4882a593SmuzhiyunDBCMD_RSTH_VAL:	.long	0x2100d73c
293*4882a593SmuzhiyunDBCMD_PDXT_VAL:	.long	0x110000c8
294*4882a593SmuzhiyunDBCMD_MRS0_VAL:	.long	0x28000930
295*4882a593SmuzhiyunDBCMD_MRS1_VAL:	.long	0x29000004
296*4882a593SmuzhiyunDBCMD_MRS2_VAL:	.long	0x2a000008
297*4882a593SmuzhiyunDBCMD_MRS3_VAL:	.long	0x2b000000
298*4882a593SmuzhiyunDBCMD_ZQCL_VAL:	.long	0x03000200
299*4882a593SmuzhiyunDBCMD_REF_VAL:	.long	0x0c000000
300*4882a593SmuzhiyunDBCMD_SRXT_VAL:	.long	0x19000000
301*4882a593SmuzhiyunDBKIND_D:	.long	0x00000007
302*4882a593SmuzhiyunDBCONF_D:	.long	0x0f030a01
303*4882a593SmuzhiyunDBTR0_D:	.long	0x00000007
304*4882a593SmuzhiyunDBTR1_D:	.long	0x00000006
305*4882a593SmuzhiyunDBTR2_D:	.long	0x00000000
306*4882a593SmuzhiyunDBTR3_D:	.long	0x00000007
307*4882a593SmuzhiyunDBTR4_D:	.long	0x00070007
308*4882a593SmuzhiyunDBTR5_D:	.long	0x0000001b
309*4882a593SmuzhiyunDBTR6_D:	.long	0x00000014
310*4882a593SmuzhiyunDBTR7_D:	.long	0x00000005
311*4882a593SmuzhiyunDBTR8_D:	.long	0x00000015
312*4882a593SmuzhiyunDBTR9_D:	.long	0x00000006
313*4882a593SmuzhiyunDBTR10_D:	.long	0x00000008
314*4882a593SmuzhiyunDBTR11_D:	.long	0x00000007
315*4882a593SmuzhiyunDBTR12_D:	.long	0x0000000e
316*4882a593SmuzhiyunDBTR13_D:	.long	0x00000056
317*4882a593SmuzhiyunDBTR14_D:	.long	0x00000006
318*4882a593SmuzhiyunDBTR15_D:	.long	0x00000004
319*4882a593SmuzhiyunDBTR16_D:	.long	0x00150002
320*4882a593SmuzhiyunDBTR17_D:	.long	0x000c0017
321*4882a593SmuzhiyunDBTR18_D:	.long	0x00000200
322*4882a593SmuzhiyunDBTR19_D:	.long	0x00000040
323*4882a593SmuzhiyunDBRNK0_D:	.long	0x00000001
324*4882a593SmuzhiyunDBPDCNT0_D:	.long	0x00000001
325*4882a593SmuzhiyunDBPDCNT1_D:	.long	0x00000001
326*4882a593SmuzhiyunDBPDCNT2_D:	.long	0x00000000
327*4882a593SmuzhiyunDBPDCNT3_D:	.long	0x00004010
328*4882a593SmuzhiyunDBPDLCK_D:	.long	0x0000a55a
329*4882a593SmuzhiyunDBPDRGA_D:	.long	0x00000028
330*4882a593SmuzhiyunDBPDRGD_D:	.long	0x00017100
331*4882a593Smuzhiyun
332*4882a593SmuzhiyunDBADJ0_D:	.long	0x00000000
333*4882a593SmuzhiyunDBADJ1_D:	.long	0x00000000
334*4882a593SmuzhiyunDBADJ2_D:	.long	0x18061806
335*4882a593SmuzhiyunDBRFCNF0_D:	.long	0x000001ff
336*4882a593SmuzhiyunDBRFCNF1_D:	.long	0x08001000
337*4882a593SmuzhiyunDBRFCNF2_D:	.long	0x00000000
338*4882a593SmuzhiyunDBCALCNF_D:	.long	0x0000ffff
339*4882a593SmuzhiyunDBRFEN_D:	.long	0x00000001
340*4882a593SmuzhiyunDBACEN_D:	.long	0x00000001
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun	.align 2
343*4882a593Smuzhiyunexit_ddr:
344*4882a593Smuzhiyun#if defined(CONFIG_SH_32BIT)
345*4882a593Smuzhiyun	/*------- set PMB -------*/
346*4882a593Smuzhiyun	write32	PASCR_A,	PASCR_29BIT_D
347*4882a593Smuzhiyun	write32	MMUCR_A,	MMUCR_D
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun	/*****************************************************************
350*4882a593Smuzhiyun	 * ent	virt		phys		v	sz	c	wt
351*4882a593Smuzhiyun	 * 0	0xa0000000	0x00000000	1	128M	0	1
352*4882a593Smuzhiyun	 * 1	0xa8000000	0x48000000	1	128M	0	1
353*4882a593Smuzhiyun	 * 5	0x88000000	0x48000000	1	128M	1	1
354*4882a593Smuzhiyun	 */
355*4882a593Smuzhiyun	write32	PMB_ADDR_SPIBOOT_A,	PMB_ADDR_SPIBOOT_D
356*4882a593Smuzhiyun	write32	PMB_DATA_SPIBOOT_A,	PMB_DATA_SPIBOOT_D
357*4882a593Smuzhiyun	write32	PMB_ADDR_DDR_C1_A,	PMB_ADDR_DDR_C1_D
358*4882a593Smuzhiyun	write32	PMB_DATA_DDR_C1_A,	PMB_DATA_DDR_C1_D
359*4882a593Smuzhiyun	write32	PMB_ADDR_DDR_N1_A,	PMB_ADDR_DDR_N1_D
360*4882a593Smuzhiyun	write32	PMB_DATA_DDR_N1_A,	PMB_DATA_DDR_N1_D
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun	write32	PMB_ADDR_ENTRY2,	PMB_ADDR_NOT_USE_D
363*4882a593Smuzhiyun	write32	PMB_ADDR_ENTRY3,	PMB_ADDR_NOT_USE_D
364*4882a593Smuzhiyun	write32	PMB_ADDR_ENTRY4,	PMB_ADDR_NOT_USE_D
365*4882a593Smuzhiyun	write32	PMB_ADDR_ENTRY6,	PMB_ADDR_NOT_USE_D
366*4882a593Smuzhiyun	write32	PMB_ADDR_ENTRY7,	PMB_ADDR_NOT_USE_D
367*4882a593Smuzhiyun	write32	PMB_ADDR_ENTRY8,	PMB_ADDR_NOT_USE_D
368*4882a593Smuzhiyun	write32	PMB_ADDR_ENTRY9,	PMB_ADDR_NOT_USE_D
369*4882a593Smuzhiyun	write32	PMB_ADDR_ENTRY10,	PMB_ADDR_NOT_USE_D
370*4882a593Smuzhiyun	write32	PMB_ADDR_ENTRY11,	PMB_ADDR_NOT_USE_D
371*4882a593Smuzhiyun	write32	PMB_ADDR_ENTRY12,	PMB_ADDR_NOT_USE_D
372*4882a593Smuzhiyun	write32	PMB_ADDR_ENTRY13,	PMB_ADDR_NOT_USE_D
373*4882a593Smuzhiyun	write32	PMB_ADDR_ENTRY14,	PMB_ADDR_NOT_USE_D
374*4882a593Smuzhiyun	write32	PMB_ADDR_ENTRY15,	PMB_ADDR_NOT_USE_D
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun	write32	PASCR_A,	PASCR_INIT
377*4882a593Smuzhiyun	mov.l	DUMMY_ADDR, r0
378*4882a593Smuzhiyun	icbi	@r0
379*4882a593Smuzhiyun#endif	/* if defined(CONFIG_SH_32BIT) */
380*4882a593Smuzhiyun
381*4882a593Smuzhiyunexit_pmb:
382*4882a593Smuzhiyun	/* CPU is running on ILRAM? */
383*4882a593Smuzhiyun	mov	r14, r0
384*4882a593Smuzhiyun	tst	#1, r0
385*4882a593Smuzhiyun	bt	1f
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun	mov.l	_stack_ilram, r15
388*4882a593Smuzhiyun	mov.l	_spiboot_main, r0
389*4882a593Smuzhiyun100:	bsrf	r0
390*4882a593Smuzhiyun	nop
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun	.align	2
393*4882a593Smuzhiyun_spiboot_main:	.long	(spiboot_main - (100b + 4))
394*4882a593Smuzhiyun_stack_ilram:	.long	0xe5204000
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun1:
397*4882a593Smuzhiyun	write32	CCR_A,	CCR_D
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun	rts
400*4882a593Smuzhiyun	 nop
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun	.align 2
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun#if defined(CONFIG_SH_32BIT)
405*4882a593Smuzhiyun/*------- set PMB -------*/
406*4882a593SmuzhiyunPMB_ADDR_SPIBOOT_A:	.long	PMB_ADDR_BASE(0)
407*4882a593SmuzhiyunPMB_ADDR_DDR_N1_A:	.long	PMB_ADDR_BASE(1)
408*4882a593SmuzhiyunPMB_ADDR_DDR_C1_A:	.long	PMB_ADDR_BASE(5)
409*4882a593SmuzhiyunPMB_ADDR_ENTRY2:	.long	PMB_ADDR_BASE(2)
410*4882a593SmuzhiyunPMB_ADDR_ENTRY3:	.long	PMB_ADDR_BASE(3)
411*4882a593SmuzhiyunPMB_ADDR_ENTRY4:	.long	PMB_ADDR_BASE(4)
412*4882a593SmuzhiyunPMB_ADDR_ENTRY6:	.long	PMB_ADDR_BASE(6)
413*4882a593SmuzhiyunPMB_ADDR_ENTRY7:	.long	PMB_ADDR_BASE(7)
414*4882a593SmuzhiyunPMB_ADDR_ENTRY8:	.long	PMB_ADDR_BASE(8)
415*4882a593SmuzhiyunPMB_ADDR_ENTRY9:	.long	PMB_ADDR_BASE(9)
416*4882a593SmuzhiyunPMB_ADDR_ENTRY10:	.long	PMB_ADDR_BASE(10)
417*4882a593SmuzhiyunPMB_ADDR_ENTRY11:	.long	PMB_ADDR_BASE(11)
418*4882a593SmuzhiyunPMB_ADDR_ENTRY12:	.long	PMB_ADDR_BASE(12)
419*4882a593SmuzhiyunPMB_ADDR_ENTRY13:	.long	PMB_ADDR_BASE(13)
420*4882a593SmuzhiyunPMB_ADDR_ENTRY14:	.long	PMB_ADDR_BASE(14)
421*4882a593SmuzhiyunPMB_ADDR_ENTRY15:	.long	PMB_ADDR_BASE(15)
422*4882a593Smuzhiyun
423*4882a593SmuzhiyunPMB_ADDR_SPIBOOT_D:	.long	mk_pmb_addr_val(0xa0)
424*4882a593SmuzhiyunPMB_ADDR_DDR_C1_D:	.long	mk_pmb_addr_val(0x88)
425*4882a593SmuzhiyunPMB_ADDR_DDR_N1_D:	.long	mk_pmb_addr_val(0xa8)
426*4882a593SmuzhiyunPMB_ADDR_NOT_USE_D:	.long	0x00000000
427*4882a593Smuzhiyun
428*4882a593SmuzhiyunPMB_DATA_SPIBOOT_A:	.long	PMB_DATA_BASE(0)
429*4882a593SmuzhiyunPMB_DATA_DDR_N1_A:	.long	PMB_DATA_BASE(1)
430*4882a593SmuzhiyunPMB_DATA_DDR_C1_A:	.long	PMB_DATA_BASE(5)
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun/*						ppn   ub v s1 s0  c  wt */
433*4882a593SmuzhiyunPMB_DATA_SPIBOOT_D:	.long	mk_pmb_data_val(0x00, 0, 1, 1, 0, 0, 1)
434*4882a593SmuzhiyunPMB_DATA_DDR_C1_D:	.long	mk_pmb_data_val(0x48, 0, 1, 1, 0, 1, 1)
435*4882a593SmuzhiyunPMB_DATA_DDR_N1_D:	.long	mk_pmb_data_val(0x48, 1, 1, 1, 0, 0, 1)
436*4882a593Smuzhiyun
437*4882a593SmuzhiyunPASCR_A:		.long	0xff000070
438*4882a593SmuzhiyunDUMMY_ADDR:		.long	0xa0000000
439*4882a593SmuzhiyunPASCR_29BIT_D:		.long	0x00000000
440*4882a593SmuzhiyunPASCR_INIT:		.long	0x80000080
441*4882a593SmuzhiyunMMUCR_A:		.long	0xff000010
442*4882a593SmuzhiyunMMUCR_D:		.long	0x00000004	/* clear ITLB */
443*4882a593Smuzhiyun#endif	/* CONFIG_SH_32BIT */
444*4882a593Smuzhiyun
445*4882a593SmuzhiyunCCR_A:		.long	CCR
446*4882a593SmuzhiyunCCR_D:		.long	CCR_CACHE_INIT
447