1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * board/renesas/lager/lager.c
3*4882a593Smuzhiyun * This file is lager board support.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 Renesas Electronics Corporation
6*4882a593Smuzhiyun * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <malloc.h>
13*4882a593Smuzhiyun #include <netdev.h>
14*4882a593Smuzhiyun #include <dm.h>
15*4882a593Smuzhiyun #include <dm/platform_data/serial_sh.h>
16*4882a593Smuzhiyun #include <asm/processor.h>
17*4882a593Smuzhiyun #include <asm/mach-types.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
21*4882a593Smuzhiyun #include <asm/gpio.h>
22*4882a593Smuzhiyun #include <asm/arch/rmobile.h>
23*4882a593Smuzhiyun #include <asm/arch/rcar-mstp.h>
24*4882a593Smuzhiyun #include <asm/arch/mmc.h>
25*4882a593Smuzhiyun #include <asm/arch/sh_sdhi.h>
26*4882a593Smuzhiyun #include <miiphy.h>
27*4882a593Smuzhiyun #include <i2c.h>
28*4882a593Smuzhiyun #include <mmc.h>
29*4882a593Smuzhiyun #include "qos.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define CLK2MHZ(clk) (clk / 1000 / 1000)
s_init(void)34*4882a593Smuzhiyun void s_init(void)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
37*4882a593Smuzhiyun struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Watchdog init */
40*4882a593Smuzhiyun writel(0xA5A5A500, &rwdt->rwtcsra);
41*4882a593Smuzhiyun writel(0xA5A5A500, &swdt->swtcsra);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* CPU frequency setting. Set to 1.4GHz */
44*4882a593Smuzhiyun if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) {
45*4882a593Smuzhiyun u32 stat = 0;
46*4882a593Smuzhiyun u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1)
47*4882a593Smuzhiyun << PLL0_STC_BIT;
48*4882a593Smuzhiyun clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun do {
51*4882a593Smuzhiyun stat = readl(PLLECR) & PLL0ST;
52*4882a593Smuzhiyun } while (stat == 0x0);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* QoS(Quality-of-Service) Init */
56*4882a593Smuzhiyun qos_init();
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define TMU0_MSTP125 (1 << 25)
60*4882a593Smuzhiyun #define SCIF0_MSTP721 (1 << 21)
61*4882a593Smuzhiyun #define ETHER_MSTP813 (1 << 13)
62*4882a593Smuzhiyun #define MMC1_MSTP305 (1 << 5)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define MSTPSR3 0xE6150048
65*4882a593Smuzhiyun #define SMSTPCR3 0xE615013C
66*4882a593Smuzhiyun #define SDHI0_MSTP314 (1 << 14)
67*4882a593Smuzhiyun #define SDHI1_MSTP313 (1 << 13)
68*4882a593Smuzhiyun #define SDHI2_MSTP312 (1 << 12)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define SD2CKCR 0xE6150078
71*4882a593Smuzhiyun #define SD2_97500KHZ 0x7
72*4882a593Smuzhiyun
board_early_init_f(void)73*4882a593Smuzhiyun int board_early_init_f(void)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun /* TMU0 */
76*4882a593Smuzhiyun mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
77*4882a593Smuzhiyun /* SCIF0 */
78*4882a593Smuzhiyun mstp_clrbits_le32(MSTPSR7, SMSTPCR7, SCIF0_MSTP721);
79*4882a593Smuzhiyun /* ETHER */
80*4882a593Smuzhiyun mstp_clrbits_le32(MSTPSR8, SMSTPCR8, ETHER_MSTP813);
81*4882a593Smuzhiyun /* eMMC */
82*4882a593Smuzhiyun mstp_clrbits_le32(MSTPSR3, SMSTPCR3, MMC1_MSTP305);
83*4882a593Smuzhiyun /* SDHI0, 2 */
84*4882a593Smuzhiyun mstp_clrbits_le32(MSTPSR3, SMSTPCR3, SDHI0_MSTP314 | SDHI2_MSTP312);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /*
87*4882a593Smuzhiyun * SD0 clock is set to 97.5MHz by default.
88*4882a593Smuzhiyun * Set SD2 to the 97.5MHz as well.
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun writel(SD2_97500KHZ, SD2CKCR);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
board_init(void)96*4882a593Smuzhiyun int board_init(void)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun /* adress of boot parameters */
99*4882a593Smuzhiyun gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Init PFC controller */
102*4882a593Smuzhiyun r8a7790_pinmux_init();
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* ETHER Enable */
105*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_CRS_DV, NULL);
106*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_RX_ER, NULL);
107*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_RXD0, NULL);
108*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_RXD1, NULL);
109*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_LINK, NULL);
110*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_REF_CLK, NULL);
111*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_MDIO, NULL);
112*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_TXD1, NULL);
113*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_TX_EN, NULL);
114*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_MAGIC, NULL);
115*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_TXD0, NULL);
116*4882a593Smuzhiyun gpio_request(GPIO_FN_ETH_MDC, NULL);
117*4882a593Smuzhiyun gpio_request(GPIO_FN_IRQ0, NULL);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun gpio_request(GPIO_GP_5_31, NULL); /* PHY_RST */
120*4882a593Smuzhiyun gpio_direction_output(GPIO_GP_5_31, 0);
121*4882a593Smuzhiyun mdelay(20);
122*4882a593Smuzhiyun gpio_set_value(GPIO_GP_5_31, 1);
123*4882a593Smuzhiyun udelay(1);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define CXR24 0xEE7003C0 /* MAC address high register */
129*4882a593Smuzhiyun #define CXR25 0xEE7003C8 /* MAC address low register */
board_eth_init(bd_t * bis)130*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun int ret = -ENODEV;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #ifdef CONFIG_SH_ETHER
135*4882a593Smuzhiyun u32 val;
136*4882a593Smuzhiyun unsigned char enetaddr[6];
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun ret = sh_eth_initialize(bis);
139*4882a593Smuzhiyun if (!eth_env_get_enetaddr("ethaddr", enetaddr))
140*4882a593Smuzhiyun return ret;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Set Mac address */
143*4882a593Smuzhiyun val = enetaddr[0] << 24 | enetaddr[1] << 16 |
144*4882a593Smuzhiyun enetaddr[2] << 8 | enetaddr[3];
145*4882a593Smuzhiyun writel(val, CXR24);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun val = enetaddr[4] << 8 | enetaddr[5];
148*4882a593Smuzhiyun writel(val, CXR25);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun #endif
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return ret;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* lager has KSZ8041NL/RNL */
156*4882a593Smuzhiyun #define PHY_CONTROL1 0x1E
157*4882a593Smuzhiyun #define PHY_LED_MODE 0xC0000
158*4882a593Smuzhiyun #define PHY_LED_MODE_ACK 0x4000
board_phy_config(struct phy_device * phydev)159*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
162*4882a593Smuzhiyun ret &= ~PHY_LED_MODE;
163*4882a593Smuzhiyun ret |= PHY_LED_MODE_ACK;
164*4882a593Smuzhiyun ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)169*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun int ret = -ENODEV;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #ifdef CONFIG_SH_MMCIF
174*4882a593Smuzhiyun gpio_request(GPIO_FN_MMC1_D0, NULL);
175*4882a593Smuzhiyun gpio_request(GPIO_FN_MMC1_D1, NULL);
176*4882a593Smuzhiyun gpio_request(GPIO_FN_MMC1_D2, NULL);
177*4882a593Smuzhiyun gpio_request(GPIO_FN_MMC1_D3, NULL);
178*4882a593Smuzhiyun gpio_request(GPIO_FN_MMC1_D4, NULL);
179*4882a593Smuzhiyun gpio_request(GPIO_FN_MMC1_D5, NULL);
180*4882a593Smuzhiyun gpio_request(GPIO_FN_MMC1_D6, NULL);
181*4882a593Smuzhiyun gpio_request(GPIO_FN_MMC1_D7, NULL);
182*4882a593Smuzhiyun gpio_request(GPIO_FN_MMC1_CLK, NULL);
183*4882a593Smuzhiyun gpio_request(GPIO_FN_MMC1_CMD, NULL);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun ret = mmcif_mmc_init();
186*4882a593Smuzhiyun #endif
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #ifdef CONFIG_SH_SDHI
189*4882a593Smuzhiyun gpio_request(GPIO_FN_SD0_DAT0, NULL);
190*4882a593Smuzhiyun gpio_request(GPIO_FN_SD0_DAT1, NULL);
191*4882a593Smuzhiyun gpio_request(GPIO_FN_SD0_DAT2, NULL);
192*4882a593Smuzhiyun gpio_request(GPIO_FN_SD0_DAT3, NULL);
193*4882a593Smuzhiyun gpio_request(GPIO_FN_SD0_CLK, NULL);
194*4882a593Smuzhiyun gpio_request(GPIO_FN_SD0_CMD, NULL);
195*4882a593Smuzhiyun gpio_request(GPIO_FN_SD0_CD, NULL);
196*4882a593Smuzhiyun gpio_request(GPIO_FN_SD2_DAT0, NULL);
197*4882a593Smuzhiyun gpio_request(GPIO_FN_SD2_DAT1, NULL);
198*4882a593Smuzhiyun gpio_request(GPIO_FN_SD2_DAT2, NULL);
199*4882a593Smuzhiyun gpio_request(GPIO_FN_SD2_DAT3, NULL);
200*4882a593Smuzhiyun gpio_request(GPIO_FN_SD2_CLK, NULL);
201*4882a593Smuzhiyun gpio_request(GPIO_FN_SD2_CMD, NULL);
202*4882a593Smuzhiyun gpio_request(GPIO_FN_SD2_CD, NULL);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun * SDHI 0
206*4882a593Smuzhiyun * need JP3 set to pin-1 side on board.
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun gpio_request(GPIO_GP_5_24, NULL);
209*4882a593Smuzhiyun gpio_request(GPIO_GP_5_29, NULL);
210*4882a593Smuzhiyun gpio_direction_output(GPIO_GP_5_24, 1); /* power on */
211*4882a593Smuzhiyun gpio_direction_output(GPIO_GP_5_29, 1); /* 1: 3.3V, 0: 1.8V */
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun ret = sh_sdhi_init(CONFIG_SYS_SH_SDHI0_BASE, 0,
214*4882a593Smuzhiyun SH_SDHI_QUIRK_16BIT_BUF);
215*4882a593Smuzhiyun if (ret)
216*4882a593Smuzhiyun return ret;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* SDHI 2 */
219*4882a593Smuzhiyun gpio_request(GPIO_GP_5_25, NULL);
220*4882a593Smuzhiyun gpio_request(GPIO_GP_5_30, NULL);
221*4882a593Smuzhiyun gpio_direction_output(GPIO_GP_5_25, 1); /* power on */
222*4882a593Smuzhiyun gpio_direction_output(GPIO_GP_5_30, 1); /* 1: 3.3V, 0: 1.8V */
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun ret = sh_sdhi_init(CONFIG_SYS_SH_SDHI2_BASE, 2, 0);
225*4882a593Smuzhiyun #endif
226*4882a593Smuzhiyun return ret;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun
dram_init(void)230*4882a593Smuzhiyun int dram_init(void)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun const struct rmobile_sysinfo sysinfo = {
238*4882a593Smuzhiyun CONFIG_ARCH_RMOBILE_BOARD_STRING
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
reset_cpu(ulong addr)241*4882a593Smuzhiyun void reset_cpu(ulong addr)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun u8 val;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun i2c_set_bus_num(3); /* PowerIC connected to ch3 */
246*4882a593Smuzhiyun i2c_init(400000, 0);
247*4882a593Smuzhiyun i2c_read(CONFIG_SYS_I2C_POWERIC_ADDR, 0x13, 1, &val, 1);
248*4882a593Smuzhiyun val |= 0x02;
249*4882a593Smuzhiyun i2c_write(CONFIG_SYS_I2C_POWERIC_ADDR, 0x13, 1, &val, 1);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static const struct sh_serial_platdata serial_platdata = {
253*4882a593Smuzhiyun .base = SCIF0_BASE,
254*4882a593Smuzhiyun .type = PORT_SCIF,
255*4882a593Smuzhiyun .clk = 14745600,
256*4882a593Smuzhiyun .clk_mode = EXT_CLK,
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun U_BOOT_DEVICE(lager_serials) = {
260*4882a593Smuzhiyun .name = "serial_sh",
261*4882a593Smuzhiyun .platdata = &serial_platdata,
262*4882a593Smuzhiyun };
263