xref: /OK3568_Linux_fs/u-boot/board/renesas/gose/gose.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * board/renesas/gose/gose.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2014 Renesas Electronics Corporation
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier: GPL-2.0
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <malloc.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <dm/platform_data/serial_sh.h>
13*4882a593Smuzhiyun #include <asm/processor.h>
14*4882a593Smuzhiyun #include <asm/mach-types.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
18*4882a593Smuzhiyun #include <asm/gpio.h>
19*4882a593Smuzhiyun #include <asm/arch/rmobile.h>
20*4882a593Smuzhiyun #include <asm/arch/rcar-mstp.h>
21*4882a593Smuzhiyun #include <asm/arch/sh_sdhi.h>
22*4882a593Smuzhiyun #include <netdev.h>
23*4882a593Smuzhiyun #include <miiphy.h>
24*4882a593Smuzhiyun #include <i2c.h>
25*4882a593Smuzhiyun #include "qos.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define CLK2MHZ(clk)	(clk / 1000 / 1000)
s_init(void)30*4882a593Smuzhiyun void s_init(void)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
33*4882a593Smuzhiyun 	struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
34*4882a593Smuzhiyun 	u32 stc;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	/* Watchdog init */
37*4882a593Smuzhiyun 	writel(0xA5A5A500, &rwdt->rwtcsra);
38*4882a593Smuzhiyun 	writel(0xA5A5A500, &swdt->swtcsra);
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	/* CPU frequency setting. Set to 1.5GHz */
41*4882a593Smuzhiyun 	stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
42*4882a593Smuzhiyun 	clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	/* QoS */
45*4882a593Smuzhiyun 	qos_init();
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define TMU0_MSTP125	(1 << 25)
49*4882a593Smuzhiyun #define SCIF0_MSTP721	(1 << 21)
50*4882a593Smuzhiyun #define ETHER_MSTP813	(1 << 13)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define SDHI0_MSTP314	(1 << 14)
53*4882a593Smuzhiyun #define SDHI1_MSTP312	(1 << 12)
54*4882a593Smuzhiyun #define SDHI2_MSTP311	(1 << 11)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define SD1CKCR		0xE6150078
57*4882a593Smuzhiyun #define SD2CKCR		0xE615026C
58*4882a593Smuzhiyun #define SD_97500KHZ	0x7
59*4882a593Smuzhiyun 
board_early_init_f(void)60*4882a593Smuzhiyun int board_early_init_f(void)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	/* TMU0 */
63*4882a593Smuzhiyun 	mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/* SCIF0 */
66*4882a593Smuzhiyun 	mstp_clrbits_le32(MSTPSR7, SMSTPCR7, SCIF0_MSTP721);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	/* ETHER */
69*4882a593Smuzhiyun 	mstp_clrbits_le32(MSTPSR8, SMSTPCR8, ETHER_MSTP813);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* SDHI */
72*4882a593Smuzhiyun 	mstp_clrbits_le32(MSTPSR3, SMSTPCR3,
73*4882a593Smuzhiyun 			  SDHI0_MSTP314 | SDHI1_MSTP312 | SDHI2_MSTP311);
74*4882a593Smuzhiyun 	writel(SD_97500KHZ, SD1CKCR);
75*4882a593Smuzhiyun 	writel(SD_97500KHZ, SD2CKCR);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	return 0;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define PUPR5		0xE6060114
81*4882a593Smuzhiyun #define PUPR5_ETH	0x3FFC0000
82*4882a593Smuzhiyun #define PUPR5_ETH_MAGIC	(1 << 27)
83*4882a593Smuzhiyun 
board_init(void)84*4882a593Smuzhiyun int board_init(void)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	/* adress of boot parameters */
87*4882a593Smuzhiyun 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* Init PFC controller */
90*4882a593Smuzhiyun 	r8a7793_pinmux_init();
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* ETHER Enable */
93*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_CRS_DV, NULL);
94*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_RX_ER, NULL);
95*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_RXD0, NULL);
96*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_RXD1, NULL);
97*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_LINK, NULL);
98*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_REFCLK, NULL);
99*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_MDIO, NULL);
100*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_TXD1, NULL);
101*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_TX_EN, NULL);
102*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_TXD0, NULL);
103*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ETH_MDC, NULL);
104*4882a593Smuzhiyun 	gpio_request(GPIO_FN_IRQ0, NULL);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	mstp_clrbits_le32(PUPR5, PUPR5, PUPR5_ETH & ~PUPR5_ETH_MAGIC);
107*4882a593Smuzhiyun 	gpio_request(GPIO_GP_5_22, NULL); /* PHY_RST */
108*4882a593Smuzhiyun 	mstp_clrbits_le32(PUPR5, PUPR5, PUPR5_ETH_MAGIC);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	gpio_direction_output(GPIO_GP_5_22, 0);
111*4882a593Smuzhiyun 	mdelay(20);
112*4882a593Smuzhiyun 	gpio_set_value(GPIO_GP_5_22, 1);
113*4882a593Smuzhiyun 	udelay(1);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define CXR24 0xEE7003C0 /* MAC address high register */
119*4882a593Smuzhiyun #define CXR25 0xEE7003C8 /* MAC address low register */
120*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)121*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	int ret = -ENODEV;
124*4882a593Smuzhiyun 	u32 val;
125*4882a593Smuzhiyun 	unsigned char enetaddr[6];
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #ifdef CONFIG_SH_ETHER
128*4882a593Smuzhiyun 	ret = sh_eth_initialize(bis);
129*4882a593Smuzhiyun 	if (!eth_env_get_enetaddr("ethaddr", enetaddr))
130*4882a593Smuzhiyun 		return ret;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* Set Mac address */
133*4882a593Smuzhiyun 	val = enetaddr[0] << 24 | enetaddr[1] << 16 |
134*4882a593Smuzhiyun 	    enetaddr[2] << 8 | enetaddr[3];
135*4882a593Smuzhiyun 	writel(val, CXR24);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	val = enetaddr[4] << 8 | enetaddr[5];
138*4882a593Smuzhiyun 	writel(val, CXR25);
139*4882a593Smuzhiyun #endif
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	return ret;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)144*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	int ret = -ENODEV;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #ifdef CONFIG_SH_SDHI
149*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD0_DATA0, NULL);
150*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD0_DATA1, NULL);
151*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD0_DATA2, NULL);
152*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD0_DATA3, NULL);
153*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD0_CLK, NULL);
154*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD0_CMD, NULL);
155*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD0_CD, NULL);
156*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD2_DATA0, NULL);
157*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD2_DATA1, NULL);
158*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD2_DATA2, NULL);
159*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD2_DATA3, NULL);
160*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD2_CLK, NULL);
161*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD2_CMD, NULL);
162*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD2_CD, NULL);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* SDHI 0 */
165*4882a593Smuzhiyun 	gpio_request(GPIO_GP_7_17, NULL);
166*4882a593Smuzhiyun 	gpio_request(GPIO_GP_2_12, NULL);
167*4882a593Smuzhiyun 	gpio_direction_output(GPIO_GP_7_17, 1); /* power on */
168*4882a593Smuzhiyun 	gpio_direction_output(GPIO_GP_2_12, 1); /* 1: 3.3V, 0: 1.8V */
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	ret = sh_sdhi_init(CONFIG_SYS_SH_SDHI0_BASE, 0,
171*4882a593Smuzhiyun 			   SH_SDHI_QUIRK_16BIT_BUF);
172*4882a593Smuzhiyun 	if (ret)
173*4882a593Smuzhiyun 		return ret;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* SDHI 1 */
176*4882a593Smuzhiyun 	gpio_request(GPIO_GP_7_18, NULL);
177*4882a593Smuzhiyun 	gpio_request(GPIO_GP_2_13, NULL);
178*4882a593Smuzhiyun 	gpio_direction_output(GPIO_GP_7_18, 1); /* power on */
179*4882a593Smuzhiyun 	gpio_direction_output(GPIO_GP_2_13, 1); /* 1: 3.3V, 0: 1.8V */
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	ret = sh_sdhi_init(CONFIG_SYS_SH_SDHI1_BASE, 1, 0);
182*4882a593Smuzhiyun 	if (ret)
183*4882a593Smuzhiyun 		return ret;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* SDHI 2 */
186*4882a593Smuzhiyun 	gpio_request(GPIO_GP_7_19, NULL);
187*4882a593Smuzhiyun 	gpio_request(GPIO_GP_2_26, NULL);
188*4882a593Smuzhiyun 	gpio_direction_output(GPIO_GP_7_19, 1); /* power on */
189*4882a593Smuzhiyun 	gpio_direction_output(GPIO_GP_2_26, 1); /* 1: 3.3V, 0: 1.8V */
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	ret = sh_sdhi_init(CONFIG_SYS_SH_SDHI2_BASE, 2, 0);
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun 	return ret;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
dram_init(void)196*4882a593Smuzhiyun int dram_init(void)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun const struct rmobile_sysinfo sysinfo = {
204*4882a593Smuzhiyun 	CONFIG_ARCH_RMOBILE_BOARD_STRING
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
reset_cpu(ulong addr)207*4882a593Smuzhiyun void reset_cpu(ulong addr)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	u8 val;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	i2c_set_bus_num(2); /* PowerIC connected to ch2 */
212*4882a593Smuzhiyun 	i2c_read(CONFIG_SYS_I2C_POWERIC_ADDR, 0x13, 1, &val, 1);
213*4882a593Smuzhiyun 	val |= 0x02;
214*4882a593Smuzhiyun 	i2c_write(CONFIG_SYS_I2C_POWERIC_ADDR, 0x13, 1, &val, 1);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun static const struct sh_serial_platdata serial_platdata = {
218*4882a593Smuzhiyun 	.base = SCIF0_BASE,
219*4882a593Smuzhiyun 	.type = PORT_SCIF,
220*4882a593Smuzhiyun 	.clk = 14745600,
221*4882a593Smuzhiyun 	.clk_mode = EXT_CLK,
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun U_BOOT_DEVICE(gose_serials) = {
225*4882a593Smuzhiyun 	.name = "serial_sh",
226*4882a593Smuzhiyun 	.platdata = &serial_platdata,
227*4882a593Smuzhiyun };
228