xref: /OK3568_Linux_fs/u-boot/board/phytec/pfla02/pfla02.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2017 Stefano Babic <sbabic@denx.de>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <asm/arch/clock.h>
10*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
11*4882a593Smuzhiyun #include <asm/arch/iomux.h>
12*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
13*4882a593Smuzhiyun #include <asm/arch/iomux.h>
14*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
15*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
16*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
18*4882a593Smuzhiyun #include <asm/mach-imx/spi.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <asm/gpio.h>
21*4882a593Smuzhiyun #include <mmc.h>
22*4882a593Smuzhiyun #include <i2c.h>
23*4882a593Smuzhiyun #include <fsl_esdhc.h>
24*4882a593Smuzhiyun #include <nand.h>
25*4882a593Smuzhiyun #include <miiphy.h>
26*4882a593Smuzhiyun #include <netdev.h>
27*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
28*4882a593Smuzhiyun #include <asm/sections.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
33*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
34*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |			\
37*4882a593Smuzhiyun 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
38*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
41*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
44*4882a593Smuzhiyun 		      PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define I2C_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
47*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |	\
48*4882a593Smuzhiyun 	PAD_CTL_ODE | PAD_CTL_SRE_FAST)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define ASRC_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_100K_UP  |	\
53*4882a593Smuzhiyun 		      PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define NAND_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
56*4882a593Smuzhiyun 	       PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define ENET_PHY_RESET_GPIO IMX_GPIO_NR(1, 14)
59*4882a593Smuzhiyun #define USDHC2_CD_GPIO	IMX_GPIO_NR(1, 4)
60*4882a593Smuzhiyun #define GREEN_LED	IMX_GPIO_NR(2, 31)
61*4882a593Smuzhiyun #define RED_LED		IMX_GPIO_NR(1, 30)
62*4882a593Smuzhiyun #define IMX6Q_DRIVE_STRENGTH	0x30
63*4882a593Smuzhiyun 
dram_init(void)64*4882a593Smuzhiyun int dram_init(void)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	gd->ram_size = imx_ddr_size();
67*4882a593Smuzhiyun 	return 0;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static iomux_v3_cfg_t const uart4_pads[] = {
71*4882a593Smuzhiyun 	IOMUX_PADS(PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
72*4882a593Smuzhiyun 	IOMUX_PADS(PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun static iomux_v3_cfg_t const enet_pads[] = {
76*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
77*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_MDC__ENET_MDC	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
78*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
79*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
80*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
81*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
82*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
83*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
84*4882a593Smuzhiyun 			MUX_PAD_CTRL(ENET_PAD_CTRL)),
85*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK |
86*4882a593Smuzhiyun 			MUX_PAD_CTRL(ENET_PAD_CTRL)),
87*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
88*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
89*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
90*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
91*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
92*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
93*4882a593Smuzhiyun 			MUX_PAD_CTRL(ENET_PAD_CTRL)),
94*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD2_DAT1__GPIO1_IO14	| MUX_PAD_CTRL(NO_PAD_CTRL)),
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static iomux_v3_cfg_t const ecspi3_pads[] = {
98*4882a593Smuzhiyun 	IOMUX_PADS(PAD_DISP0_DAT0__ECSPI3_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL)),
99*4882a593Smuzhiyun 	IOMUX_PADS(PAD_DISP0_DAT1__ECSPI3_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL)),
100*4882a593Smuzhiyun 	IOMUX_PADS(PAD_DISP0_DAT2__ECSPI3_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL)),
101*4882a593Smuzhiyun 	IOMUX_PADS(PAD_DISP0_DAT3__GPIO4_IO24  | MUX_PAD_CTRL(NO_PAD_CTRL)),
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun static iomux_v3_cfg_t const gpios_pads[] = {
105*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_DAT3__GPIO2_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL)),
106*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_DAT4__GPIO2_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL)),
107*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_DAT5__GPIO2_IO13 | MUX_PAD_CTRL(NO_PAD_CTRL)),
108*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_DAT6__GPIO2_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL)),
109*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_DAT7__GPIO2_IO15 | MUX_PAD_CTRL(NO_PAD_CTRL)),
110*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_EB3__GPIO2_IO31 | MUX_PAD_CTRL(NO_PAD_CTRL)),
111*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_TXD0__GPIO1_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL)),
112*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_DAT3__GPIO2_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL)),
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
116*4882a593Smuzhiyun /* NAND */
117*4882a593Smuzhiyun static iomux_v3_cfg_t const nfc_pads[] = {
118*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
119*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
120*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_WP_B__NAND_WP_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
121*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
122*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
123*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_CS1__NAND_CE1_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
124*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_CS2__NAND_CE2_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
125*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_CS3__NAND_CE3_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
126*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
127*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
128*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
129*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
130*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
131*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
132*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
133*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
134*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
135*4882a593Smuzhiyun 	IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
136*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD4_DAT0__NAND_DQS	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun #endif
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info = {
141*4882a593Smuzhiyun 	.scl = {
142*4882a593Smuzhiyun 		.i2c_mode = MX6Q_PAD_EIM_D21__I2C1_SCL | I2C_PAD,
143*4882a593Smuzhiyun 		.gpio_mode = MX6Q_PAD_EIM_D21__GPIO3_IO21 | I2C_PAD,
144*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(3, 21)
145*4882a593Smuzhiyun 	},
146*4882a593Smuzhiyun 	.sda = {
147*4882a593Smuzhiyun 		.i2c_mode = MX6Q_PAD_EIM_D28__I2C1_SDA | I2C_PAD,
148*4882a593Smuzhiyun 		.gpio_mode = MX6Q_PAD_EIM_D28__GPIO3_IO28 | I2C_PAD,
149*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(3, 28)
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg[] = {
154*4882a593Smuzhiyun 	{USDHC3_BASE_ADDR,
155*4882a593Smuzhiyun 	.max_bus_width = 4},
156*4882a593Smuzhiyun 	{.esdhc_base = USDHC2_BASE_ADDR,
157*4882a593Smuzhiyun 	.max_bus_width = 4},
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD)
161*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc2_pads[] = {
162*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD2_CLK__SD2_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
163*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD2_CMD__SD2_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
164*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD2_DAT0__SD2_DATA0	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
165*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD2_DAT1__SD2_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
166*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD2_DAT2__SD2_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
167*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD2_DAT3__SD2_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
168*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_BCLK__GPIO6_IO31	| MUX_PAD_CTRL(NO_PAD_CTRL)),
169*4882a593Smuzhiyun 	IOMUX_PADS(PAD_GPIO_4__GPIO1_IO04	| MUX_PAD_CTRL(NO_PAD_CTRL)),
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun #endif
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc3_pads[] = {
174*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_CLK__SD3_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
175*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_CMD__SD3_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
176*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
177*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
178*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
179*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
180*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT4__SD3_DATA4	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
181*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT5__SD3_DATA5	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
182*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT6__SD3_DATA6	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
183*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT7__SD3_DATA7	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
board_mmc_get_env_dev(int devno)186*4882a593Smuzhiyun int board_mmc_get_env_dev(int devno)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	return devno - 1;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)191*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
194*4882a593Smuzhiyun 	int ret = 0;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	switch (cfg->esdhc_base) {
197*4882a593Smuzhiyun 	case USDHC2_BASE_ADDR:
198*4882a593Smuzhiyun 		ret = !gpio_get_value(USDHC2_CD_GPIO);
199*4882a593Smuzhiyun 		ret = 1;
200*4882a593Smuzhiyun 		break;
201*4882a593Smuzhiyun 	case USDHC3_BASE_ADDR:
202*4882a593Smuzhiyun 		ret = 1;
203*4882a593Smuzhiyun 		break;
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	return ret;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
board_mmc_init(bd_t * bis)210*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	int ret;
213*4882a593Smuzhiyun 	int i;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
216*4882a593Smuzhiyun 		switch (i) {
217*4882a593Smuzhiyun 		case 0:
218*4882a593Smuzhiyun 			SETUP_IOMUX_PADS(usdhc3_pads);
219*4882a593Smuzhiyun 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
220*4882a593Smuzhiyun 			break;
221*4882a593Smuzhiyun 		case 1:
222*4882a593Smuzhiyun 			SETUP_IOMUX_PADS(usdhc2_pads);
223*4882a593Smuzhiyun 			gpio_direction_input(USDHC2_CD_GPIO);
224*4882a593Smuzhiyun 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
225*4882a593Smuzhiyun 			break;
226*4882a593Smuzhiyun 		default:
227*4882a593Smuzhiyun 			printf("Warning: you configured more USDHC controllers"
228*4882a593Smuzhiyun 			       "(%d) then supported by the board (%d)\n",
229*4882a593Smuzhiyun 			       i + 1, CONFIG_SYS_FSL_USDHC_NUM);
230*4882a593Smuzhiyun 			return -EINVAL;
231*4882a593Smuzhiyun 		}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 		ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
234*4882a593Smuzhiyun 		if (ret)
235*4882a593Smuzhiyun 			return ret;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun #endif
241*4882a593Smuzhiyun 
setup_iomux_uart(void)242*4882a593Smuzhiyun static void setup_iomux_uart(void)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(uart4_pads);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
setup_iomux_enet(void)247*4882a593Smuzhiyun static void setup_iomux_enet(void)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(enet_pads);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	gpio_direction_output(ENET_PHY_RESET_GPIO, 0);
252*4882a593Smuzhiyun 	mdelay(10);
253*4882a593Smuzhiyun 	gpio_set_value(ENET_PHY_RESET_GPIO, 1);
254*4882a593Smuzhiyun 	mdelay(30);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
setup_spi(void)257*4882a593Smuzhiyun static void setup_spi(void)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	gpio_request(IMX_GPIO_NR(4, 24), "spi_cs0");
260*4882a593Smuzhiyun 	gpio_direction_output(IMX_GPIO_NR(4, 24), 1);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(ecspi3_pads);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	enable_spi_clk(true, 2);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
setup_gpios(void)267*4882a593Smuzhiyun static void setup_gpios(void)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(gpios_pads);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
setup_gpmi_nand(void)273*4882a593Smuzhiyun static void setup_gpmi_nand(void)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* config gpmi nand iomux */
278*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(nfc_pads);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* gate ENFC_CLK_ROOT clock first,before clk source switch */
281*4882a593Smuzhiyun 	clrbits_le32(&mxc_ccm->CCGR2, MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* config gpmi and bch clock to 100 MHz */
284*4882a593Smuzhiyun 	clrsetbits_le32(&mxc_ccm->cs2cdr,
285*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK |
286*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK |
287*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK,
288*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
289*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
290*4882a593Smuzhiyun 			MXC_CCM_CS2CDR_ENFC_CLK_SEL(3));
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/* enable ENFC_CLK_ROOT clock */
293*4882a593Smuzhiyun 	setbits_le32(&mxc_ccm->CCGR2, MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* enable gpmi and bch clock gating */
296*4882a593Smuzhiyun 	setbits_le32(&mxc_ccm->CCGR4,
297*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
298*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
299*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
300*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
301*4882a593Smuzhiyun 		     MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/* enable apbh clock gating */
304*4882a593Smuzhiyun 	setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun #endif
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun /*
309*4882a593Smuzhiyun  * Board revision is coded in 4 GPIOs
310*4882a593Smuzhiyun  */
get_board_rev(void)311*4882a593Smuzhiyun u32 get_board_rev(void)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	u32 rev;
314*4882a593Smuzhiyun 	int i;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	for (i = 0, rev = 0; i < 4; i++)
317*4882a593Smuzhiyun 		rev |= (gpio_get_value(IMX_GPIO_NR(2, 12 + i)) << i);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	return 16 - rev;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
board_spi_cs_gpio(unsigned bus,unsigned cs)322*4882a593Smuzhiyun int board_spi_cs_gpio(unsigned bus, unsigned cs)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	if (bus != 2 || (cs != 0))
325*4882a593Smuzhiyun 		return -EINVAL;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	return IMX_GPIO_NR(4, 24);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)330*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	setup_iomux_enet();
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	return cpu_eth_init(bis);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
board_early_init_f(void)337*4882a593Smuzhiyun int board_early_init_f(void)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	setup_iomux_uart();
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
board_init(void)344*4882a593Smuzhiyun int board_init(void)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	/* address of boot parameters */
347*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #ifdef CONFIG_SYS_I2C_MXC
350*4882a593Smuzhiyun 	setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info);
351*4882a593Smuzhiyun #endif
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
354*4882a593Smuzhiyun 	setup_spi();
355*4882a593Smuzhiyun #endif
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	setup_gpios();
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
360*4882a593Smuzhiyun 	setup_gpmi_nand();
361*4882a593Smuzhiyun #endif
362*4882a593Smuzhiyun 	return 0;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
367*4882a593Smuzhiyun /*
368*4882a593Smuzhiyun  * BOOT_CFG1, BOOT_CFG2, BOOT_CFG3, BOOT_CFG4
369*4882a593Smuzhiyun  * see Table 8-11 and Table 5-9
370*4882a593Smuzhiyun  *  BOOT_CFG1[7] = 1 (boot from NAND)
371*4882a593Smuzhiyun  *  BOOT_CFG1[5] = 0 - raw NAND
372*4882a593Smuzhiyun  *  BOOT_CFG1[4] = 0 - default pad settings
373*4882a593Smuzhiyun  *  BOOT_CFG1[3:2] = 00 - devices = 1
374*4882a593Smuzhiyun  *  BOOT_CFG1[1:0] = 00 - Row Address Cycles = 3
375*4882a593Smuzhiyun  *  BOOT_CFG2[4:3] = 00 - Boot Search Count = 2
376*4882a593Smuzhiyun  *  BOOT_CFG2[2:1] = 01 - Pages In Block = 64
377*4882a593Smuzhiyun  *  BOOT_CFG2[0] = 0 - Reset time 12ms
378*4882a593Smuzhiyun  */
379*4882a593Smuzhiyun static const struct boot_mode board_boot_modes[] = {
380*4882a593Smuzhiyun 	/* NAND: 64pages per block, 3 row addr cycles, 2 copies of FCB/DBBT */
381*4882a593Smuzhiyun 	{"nand", MAKE_CFGVAL(0x80, 0x02, 0x00, 0x00)},
382*4882a593Smuzhiyun 	{"mmc0",  MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
383*4882a593Smuzhiyun 	{NULL, 0},
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun #endif
386*4882a593Smuzhiyun 
board_late_init(void)387*4882a593Smuzhiyun int board_late_init(void)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	char buf[10];
390*4882a593Smuzhiyun #ifdef CONFIG_CMD_BMODE
391*4882a593Smuzhiyun 	add_board_boot_modes(board_boot_modes);
392*4882a593Smuzhiyun #endif
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	snprintf(buf, sizeof(buf), "%d", get_board_rev());
395*4882a593Smuzhiyun 	env_set("board_rev", buf);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
401*4882a593Smuzhiyun #include <asm/arch/mx6-ddr.h>
402*4882a593Smuzhiyun #include <spl.h>
403*4882a593Smuzhiyun #include <linux/libfdt.h>
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun #define MX6_PHYFLEX_ERR006282	IMX_GPIO_NR(2, 11)
phyflex_err006282_workaround(void)406*4882a593Smuzhiyun static void phyflex_err006282_workaround(void)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	/*
409*4882a593Smuzhiyun 	 * Boards beginning with 1362.2 have the SD4_DAT3 pin connected
410*4882a593Smuzhiyun 	 * to the CMIC. If this pin isn't toggled within 10s the boards
411*4882a593Smuzhiyun 	 * reset. The pin is unconnected on older boards, so we do not
412*4882a593Smuzhiyun 	 * need a check for older boards before applying this fixup.
413*4882a593Smuzhiyun 	 */
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	gpio_direction_output(MX6_PHYFLEX_ERR006282, 0);
416*4882a593Smuzhiyun 	mdelay(2);
417*4882a593Smuzhiyun 	gpio_direction_output(MX6_PHYFLEX_ERR006282, 1);
418*4882a593Smuzhiyun 	mdelay(2);
419*4882a593Smuzhiyun 	gpio_set_value(MX6_PHYFLEX_ERR006282, 0);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	gpio_direction_input(MX6_PHYFLEX_ERR006282);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun static const struct mx6dq_iomux_ddr_regs mx6_ddr_ioregs = {
425*4882a593Smuzhiyun 	.dram_sdclk_0 = 0x00000030,
426*4882a593Smuzhiyun 	.dram_sdclk_1 = 0x00000030,
427*4882a593Smuzhiyun 	.dram_cas = 0x00000030,
428*4882a593Smuzhiyun 	.dram_ras = 0x00000030,
429*4882a593Smuzhiyun 	.dram_reset = 0x00000030,
430*4882a593Smuzhiyun 	.dram_sdcke0 = 0x00003000,
431*4882a593Smuzhiyun 	.dram_sdcke1 = 0x00003000,
432*4882a593Smuzhiyun 	.dram_sdba2 = 0x00000030,
433*4882a593Smuzhiyun 	.dram_sdodt0 = 0x00000030,
434*4882a593Smuzhiyun 	.dram_sdodt1 = 0x00000030,
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	.dram_sdqs0 = 0x00000028,
437*4882a593Smuzhiyun 	.dram_sdqs1 = 0x00000028,
438*4882a593Smuzhiyun 	.dram_sdqs2 = 0x00000028,
439*4882a593Smuzhiyun 	.dram_sdqs3 = 0x00000028,
440*4882a593Smuzhiyun 	.dram_sdqs4 = 0x00000028,
441*4882a593Smuzhiyun 	.dram_sdqs5 = 0x00000028,
442*4882a593Smuzhiyun 	.dram_sdqs6 = 0x00000028,
443*4882a593Smuzhiyun 	.dram_sdqs7 = 0x00000028,
444*4882a593Smuzhiyun 	.dram_dqm0 = 0x00000028,
445*4882a593Smuzhiyun 	.dram_dqm1 = 0x00000028,
446*4882a593Smuzhiyun 	.dram_dqm2 = 0x00000028,
447*4882a593Smuzhiyun 	.dram_dqm3 = 0x00000028,
448*4882a593Smuzhiyun 	.dram_dqm4 = 0x00000028,
449*4882a593Smuzhiyun 	.dram_dqm5 = 0x00000028,
450*4882a593Smuzhiyun 	.dram_dqm6 = 0x00000028,
451*4882a593Smuzhiyun 	.dram_dqm7 = 0x00000028,
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static const struct mx6dq_iomux_grp_regs mx6_grp_ioregs = {
455*4882a593Smuzhiyun 	.grp_ddr_type =  0x000C0000,
456*4882a593Smuzhiyun 	.grp_ddrmode_ctl =  0x00020000,
457*4882a593Smuzhiyun 	.grp_ddrpke =  0x00000000,
458*4882a593Smuzhiyun 	.grp_addds = IMX6Q_DRIVE_STRENGTH,
459*4882a593Smuzhiyun 	.grp_ctlds = IMX6Q_DRIVE_STRENGTH,
460*4882a593Smuzhiyun 	.grp_ddrmode =  0x00020000,
461*4882a593Smuzhiyun 	.grp_b0ds = 0x00000028,
462*4882a593Smuzhiyun 	.grp_b1ds = 0x00000028,
463*4882a593Smuzhiyun 	.grp_b2ds = 0x00000028,
464*4882a593Smuzhiyun 	.grp_b3ds = 0x00000028,
465*4882a593Smuzhiyun 	.grp_b4ds = 0x00000028,
466*4882a593Smuzhiyun 	.grp_b5ds = 0x00000028,
467*4882a593Smuzhiyun 	.grp_b6ds = 0x00000028,
468*4882a593Smuzhiyun 	.grp_b7ds = 0x00000028,
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun static const struct mx6_mmdc_calibration mx6_mmcd_calib = {
472*4882a593Smuzhiyun 	.p0_mpwldectrl0 =  0x00110011,
473*4882a593Smuzhiyun 	.p0_mpwldectrl1 =  0x00240024,
474*4882a593Smuzhiyun 	.p1_mpwldectrl0 =  0x00260038,
475*4882a593Smuzhiyun 	.p1_mpwldectrl1 =  0x002C0038,
476*4882a593Smuzhiyun 	.p0_mpdgctrl0 =  0x03400350,
477*4882a593Smuzhiyun 	.p0_mpdgctrl1 =  0x03440340,
478*4882a593Smuzhiyun 	.p1_mpdgctrl0 =  0x034C0354,
479*4882a593Smuzhiyun 	.p1_mpdgctrl1 =  0x035C033C,
480*4882a593Smuzhiyun 	.p0_mprddlctl =  0x322A2A2A,
481*4882a593Smuzhiyun 	.p1_mprddlctl =  0x302C2834,
482*4882a593Smuzhiyun 	.p0_mpwrdlctl =  0x34303834,
483*4882a593Smuzhiyun 	.p1_mpwrdlctl =  0x422A3E36,
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun /* Index in RAM Chip array */
487*4882a593Smuzhiyun enum {
488*4882a593Smuzhiyun 	RAM_MT64K,
489*4882a593Smuzhiyun 	RAM_MT128K,
490*4882a593Smuzhiyun 	RAM_MT256K
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun static struct mx6_ddr3_cfg mt41k_xx[] = {
494*4882a593Smuzhiyun /* MT41K64M16JT-125 (1Gb density) */
495*4882a593Smuzhiyun 	{
496*4882a593Smuzhiyun 	.mem_speed = 1600,
497*4882a593Smuzhiyun 	.density = 1,
498*4882a593Smuzhiyun 	.width = 16,
499*4882a593Smuzhiyun 	.banks = 8,
500*4882a593Smuzhiyun 	.rowaddr = 13,
501*4882a593Smuzhiyun 	.coladdr = 10,
502*4882a593Smuzhiyun 	.pagesz = 2,
503*4882a593Smuzhiyun 	.trcd = 1375,
504*4882a593Smuzhiyun 	.trcmin = 4875,
505*4882a593Smuzhiyun 	.trasmin = 3500,
506*4882a593Smuzhiyun 	.SRT       = 1,
507*4882a593Smuzhiyun 	},
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun /* MT41K256M16JT-125 (2Gb density) */
510*4882a593Smuzhiyun 	{
511*4882a593Smuzhiyun 	.mem_speed = 1600,
512*4882a593Smuzhiyun 	.density = 2,
513*4882a593Smuzhiyun 	.width = 16,
514*4882a593Smuzhiyun 	.banks = 8,
515*4882a593Smuzhiyun 	.rowaddr = 14,
516*4882a593Smuzhiyun 	.coladdr = 10,
517*4882a593Smuzhiyun 	.pagesz = 2,
518*4882a593Smuzhiyun 	.trcd = 1375,
519*4882a593Smuzhiyun 	.trcmin = 4875,
520*4882a593Smuzhiyun 	.trasmin = 3500,
521*4882a593Smuzhiyun 	.SRT       = 1,
522*4882a593Smuzhiyun 	},
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun /* MT41K256M16JT-125 (4Gb density) */
525*4882a593Smuzhiyun 	{
526*4882a593Smuzhiyun 	.mem_speed = 1600,
527*4882a593Smuzhiyun 	.density = 4,
528*4882a593Smuzhiyun 	.width = 16,
529*4882a593Smuzhiyun 	.banks = 8,
530*4882a593Smuzhiyun 	.rowaddr = 15,
531*4882a593Smuzhiyun 	.coladdr = 10,
532*4882a593Smuzhiyun 	.pagesz = 2,
533*4882a593Smuzhiyun 	.trcd = 1375,
534*4882a593Smuzhiyun 	.trcmin = 4875,
535*4882a593Smuzhiyun 	.trasmin = 3500,
536*4882a593Smuzhiyun 	.SRT       = 1,
537*4882a593Smuzhiyun 	}
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun 
ccgr_init(void)540*4882a593Smuzhiyun static void ccgr_init(void)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	writel(0x00C03F3F, &ccm->CCGR0);
545*4882a593Smuzhiyun 	writel(0x0030FC03, &ccm->CCGR1);
546*4882a593Smuzhiyun 	writel(0x0FFFC000, &ccm->CCGR2);
547*4882a593Smuzhiyun 	writel(0x3FF00000, &ccm->CCGR3);
548*4882a593Smuzhiyun 	writel(0x00FFF300, &ccm->CCGR4);
549*4882a593Smuzhiyun 	writel(0x0F0000C3, &ccm->CCGR5);
550*4882a593Smuzhiyun 	writel(0x000003FF, &ccm->CCGR6);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
spl_dram_init(struct mx6_ddr_sysinfo * sysinfo,struct mx6_ddr3_cfg * mem_ddr)553*4882a593Smuzhiyun static void spl_dram_init(struct mx6_ddr_sysinfo *sysinfo,
554*4882a593Smuzhiyun 				struct mx6_ddr3_cfg *mem_ddr)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	mx6dq_dram_iocfg(64, &mx6_ddr_ioregs, &mx6_grp_ioregs);
557*4882a593Smuzhiyun 	mx6_dram_cfg(sysinfo, &mx6_mmcd_calib, mem_ddr);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)560*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	if (spl_boot_device() == BOOT_DEVICE_SPI)
563*4882a593Smuzhiyun 		printf("MMC SEtup, Boot SPI");
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(usdhc3_pads);
566*4882a593Smuzhiyun 	usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
567*4882a593Smuzhiyun 	usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
568*4882a593Smuzhiyun 	usdhc_cfg[0].max_bus_width = 4;
569*4882a593Smuzhiyun 	gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 
board_boot_order(u32 * spl_boot_list)575*4882a593Smuzhiyun void board_boot_order(u32 *spl_boot_list)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	spl_boot_list[0] = spl_boot_device();
578*4882a593Smuzhiyun 	printf("Boot device %x\n", spl_boot_list[0]);
579*4882a593Smuzhiyun 	switch (spl_boot_list[0]) {
580*4882a593Smuzhiyun 	case BOOT_DEVICE_SPI:
581*4882a593Smuzhiyun 		spl_boot_list[1] = BOOT_DEVICE_UART;
582*4882a593Smuzhiyun 		break;
583*4882a593Smuzhiyun 	case BOOT_DEVICE_MMC1:
584*4882a593Smuzhiyun 		spl_boot_list[1] = BOOT_DEVICE_SPI;
585*4882a593Smuzhiyun 		spl_boot_list[2] = BOOT_DEVICE_UART;
586*4882a593Smuzhiyun 		break;
587*4882a593Smuzhiyun 	default:
588*4882a593Smuzhiyun 		printf("Boot device %x\n", spl_boot_list[0]);
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun /*
593*4882a593Smuzhiyun  * This is used because get_ram_size() does not
594*4882a593Smuzhiyun  * take care of cache, resulting a wrong size
595*4882a593Smuzhiyun  * pfla02 has just 1, 2 or 4 GB option
596*4882a593Smuzhiyun  * Function checks for mirrors in the first CS
597*4882a593Smuzhiyun  */
598*4882a593Smuzhiyun #define RAM_TEST_PATTERN	0xaa5555aa
599*4882a593Smuzhiyun #define MIN_BANK_SIZE		(512 * 1024 * 1024)
600*4882a593Smuzhiyun 
pfla02_detect_chiptype(void)601*4882a593Smuzhiyun static unsigned int pfla02_detect_chiptype(void)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	u32 *p, *p1;
604*4882a593Smuzhiyun 	unsigned int offset = MIN_BANK_SIZE;
605*4882a593Smuzhiyun 	int i;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
608*4882a593Smuzhiyun 		p = (u32 *)PHYS_SDRAM;
609*4882a593Smuzhiyun 		p1 = (u32 *)(PHYS_SDRAM + (i + 1) * offset);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 		*p1 = 0;
612*4882a593Smuzhiyun 		*p = RAM_TEST_PATTERN;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 		/*
615*4882a593Smuzhiyun 		 *  This is required to detect mirroring
616*4882a593Smuzhiyun 		 *  else we read back values from cache
617*4882a593Smuzhiyun 		 */
618*4882a593Smuzhiyun 		flush_dcache_all();
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 		if (*p == *p1)
621*4882a593Smuzhiyun 			return i;
622*4882a593Smuzhiyun 	}
623*4882a593Smuzhiyun 	return RAM_MT256K;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
board_init_f(ulong dummy)626*4882a593Smuzhiyun void board_init_f(ulong dummy)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	unsigned int ramchip;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	struct mx6_ddr_sysinfo sysinfo = {
631*4882a593Smuzhiyun 		/* width of data bus:0=16,1=32,2=64 */
632*4882a593Smuzhiyun 		.dsize = 2,
633*4882a593Smuzhiyun 		/* config for full 4GB range so that get_mem_size() works */
634*4882a593Smuzhiyun 		.cs_density = 32, /* 512 MB */
635*4882a593Smuzhiyun 		/* single chip select */
636*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SPL_DRAM_1_BANK)
637*4882a593Smuzhiyun 		.ncs = 1,
638*4882a593Smuzhiyun #else
639*4882a593Smuzhiyun 		.ncs = 2,
640*4882a593Smuzhiyun #endif
641*4882a593Smuzhiyun 		.cs1_mirror = 1,
642*4882a593Smuzhiyun 		.rtt_wr = 1 /*DDR3_RTT_60_OHM*/,	/* RTT_Wr = RZQ/4 */
643*4882a593Smuzhiyun 		.rtt_nom = 1 /*DDR3_RTT_60_OHM*/,	/* RTT_Nom = RZQ/4 */
644*4882a593Smuzhiyun 		.walat = 1,	/* Write additional latency */
645*4882a593Smuzhiyun 		.ralat = 5,	/* Read additional latency */
646*4882a593Smuzhiyun 		.mif3_mode = 3,	/* Command prediction working mode */
647*4882a593Smuzhiyun 		.bi_on = 1,	/* Bank interleaving enabled */
648*4882a593Smuzhiyun 		.sde_to_rst = 0x10,	/* 14 cycles, 200us (JEDEC default) */
649*4882a593Smuzhiyun 		.rst_to_cke = 0x23,	/* 33 cycles, 500us (JEDEC default) */
650*4882a593Smuzhiyun 		.ddr_type = DDR_TYPE_DDR3,
651*4882a593Smuzhiyun 		.refsel = 1,	/* Refresh cycles at 32KHz */
652*4882a593Smuzhiyun 		.refr = 7,	/* 8 refresh commands per refresh cycle */
653*4882a593Smuzhiyun 	};
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun #ifdef CONFIG_CMD_NAND
656*4882a593Smuzhiyun 	/* Enable NAND */
657*4882a593Smuzhiyun 	setup_gpmi_nand();
658*4882a593Smuzhiyun #endif
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/* setup clock gating */
661*4882a593Smuzhiyun 	ccgr_init();
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	/* setup AIPS and disable watchdog */
664*4882a593Smuzhiyun 	arch_cpu_init();
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	/* setup AXI */
667*4882a593Smuzhiyun 	gpr_init();
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	board_early_init_f();
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	/* setup GP timer */
672*4882a593Smuzhiyun 	timer_init();
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	/* UART clocks enabled and gd valid - init serial console */
675*4882a593Smuzhiyun 	preloader_console_init();
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	setup_spi();
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	setup_gpios();
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	/* DDR initialization */
682*4882a593Smuzhiyun 	spl_dram_init(&sysinfo, &mt41k_xx[RAM_MT256K]);
683*4882a593Smuzhiyun 	ramchip = pfla02_detect_chiptype();
684*4882a593Smuzhiyun 	debug("Detected chip %d\n", ramchip);
685*4882a593Smuzhiyun #if !IS_ENABLED(CONFIG_SPL_DRAM_1_BANK)
686*4882a593Smuzhiyun 	switch (ramchip) {
687*4882a593Smuzhiyun 		case RAM_MT64K:
688*4882a593Smuzhiyun 			sysinfo.cs_density = 6;
689*4882a593Smuzhiyun 			break;
690*4882a593Smuzhiyun 		case RAM_MT128K:
691*4882a593Smuzhiyun 			sysinfo.cs_density = 10;
692*4882a593Smuzhiyun 			break;
693*4882a593Smuzhiyun 		case RAM_MT256K:
694*4882a593Smuzhiyun 			sysinfo.cs_density = 18;
695*4882a593Smuzhiyun 			break;
696*4882a593Smuzhiyun 	}
697*4882a593Smuzhiyun #endif
698*4882a593Smuzhiyun 	spl_dram_init(&sysinfo, &mt41k_xx[ramchip]);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	/* Clear the BSS. */
701*4882a593Smuzhiyun 	memset(__bss_start, 0, __bss_end - __bss_start);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	phyflex_err006282_workaround();
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* load/boot image from boot device */
706*4882a593Smuzhiyun 	board_init_r(NULL, 0);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun #endif
709