xref: /OK3568_Linux_fs/u-boot/board/phytec/pcm052/pcm052.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2013 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
10*4882a593Smuzhiyun #include <asm/arch/iomux-vf610.h>
11*4882a593Smuzhiyun #include <asm/arch/ddrmc-vf610.h>
12*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
13*4882a593Smuzhiyun #include <asm/arch/clock.h>
14*4882a593Smuzhiyun #include <mmc.h>
15*4882a593Smuzhiyun #include <fsl_esdhc.h>
16*4882a593Smuzhiyun #include <miiphy.h>
17*4882a593Smuzhiyun #include <netdev.h>
18*4882a593Smuzhiyun #include <i2c.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /*
23*4882a593Smuzhiyun  * Default DDR pad settings in arch/arm/include/asm/arch-vf610/iomux-vf610.h
24*4882a593Smuzhiyun  * do not match our settings. Let us (re)define our own settings here.
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define PCM052_VF610_DDR_PAD_CTRL	PAD_CTL_DSE_20ohm
28*4882a593Smuzhiyun #define PCM052_VF610_DDR_PAD_CTRL_1	(PAD_CTL_DSE_20ohm | \
29*4882a593Smuzhiyun 					PAD_CTL_INPUT_DIFFERENTIAL)
30*4882a593Smuzhiyun #define PCM052_VF610_DDR_RESET_PAD_CTL	(PAD_CTL_DSE_150ohm | \
31*4882a593Smuzhiyun 					PAD_CTL_PUS_100K_UP | \
32*4882a593Smuzhiyun 					PAD_CTL_INPUT_DIFFERENTIAL)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun enum {
35*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_RESETB			= IOMUX_PAD(0x021c, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_RESET_PAD_CTL),
36*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A15__DDR_A_15		= IOMUX_PAD(0x0220, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
37*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A14__DDR_A_14		= IOMUX_PAD(0x0224, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
38*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A13__DDR_A_13		= IOMUX_PAD(0x0228, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
39*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A12__DDR_A_12		= IOMUX_PAD(0x022c, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
40*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A11__DDR_A_11		= IOMUX_PAD(0x0230, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
41*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A10__DDR_A_10		= IOMUX_PAD(0x0234, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
42*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A9__DDR_A_9		= IOMUX_PAD(0x0238, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
43*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A8__DDR_A_8		= IOMUX_PAD(0x023c, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
44*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A7__DDR_A_7		= IOMUX_PAD(0x0240, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
45*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A6__DDR_A_6		= IOMUX_PAD(0x0244, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
46*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A5__DDR_A_5		= IOMUX_PAD(0x0248, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
47*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A4__DDR_A_4		= IOMUX_PAD(0x024c, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
48*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A3__DDR_A_3		= IOMUX_PAD(0x0250, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
49*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A2__DDR_A_2		= IOMUX_PAD(0x0254, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
50*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A1__DDR_A_1		= IOMUX_PAD(0x0258, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
51*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_A0__DDR_A_0		= IOMUX_PAD(0x025c, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
52*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_BA2__DDR_BA_2		= IOMUX_PAD(0x0260, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
53*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_BA1__DDR_BA_1		= IOMUX_PAD(0x0264, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
54*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_BA0__DDR_BA_0		= IOMUX_PAD(0x0268, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
55*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_CAS__DDR_CAS_B		= IOMUX_PAD(0x026c, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
56*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_CKE__DDR_CKE_0		= IOMUX_PAD(0x0270, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
57*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_CLK__DDR_CLK_0		= IOMUX_PAD(0x0274, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL_1),
58*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_CS__DDR_CS_B_0		= IOMUX_PAD(0x0278, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
59*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D15__DDR_D_15		= IOMUX_PAD(0x027c, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
60*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D14__DDR_D_14		= IOMUX_PAD(0x0280, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
61*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D13__DDR_D_13		= IOMUX_PAD(0x0284, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
62*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D12__DDR_D_12		= IOMUX_PAD(0x0288, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
63*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D11__DDR_D_11		= IOMUX_PAD(0x028c, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
64*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D10__DDR_D_10		= IOMUX_PAD(0x0290, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
65*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D9__DDR_D_9		= IOMUX_PAD(0x0294, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
66*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D8__DDR_D_8		= IOMUX_PAD(0x0298, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
67*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D7__DDR_D_7		= IOMUX_PAD(0x029c, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
68*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D6__DDR_D_6		= IOMUX_PAD(0x02a0, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
69*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D5__DDR_D_5		= IOMUX_PAD(0x02a4, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
70*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D4__DDR_D_4		= IOMUX_PAD(0x02a8, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
71*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D3__DDR_D_3		= IOMUX_PAD(0x02ac, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
72*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D2__DDR_D_2		= IOMUX_PAD(0x02b0, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
73*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D1__DDR_D_1		= IOMUX_PAD(0x02b4, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
74*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_D0__DDR_D_0		= IOMUX_PAD(0x02b8, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
75*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_DQM1__DDR_DQM_1		= IOMUX_PAD(0x02bc, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
76*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_DQM0__DDR_DQM_0		= IOMUX_PAD(0x02c0, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
77*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_DQS1__DDR_DQS_1		= IOMUX_PAD(0x02c4, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL_1),
78*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_DQS0__DDR_DQS_0		= IOMUX_PAD(0x02c8, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL_1),
79*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_RAS__DDR_RAS_B		= IOMUX_PAD(0x02cc, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
80*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_WE__DDR_WE_B		= IOMUX_PAD(0x02d0, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
81*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_ODT1__DDR_ODT_0		= IOMUX_PAD(0x02d4, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
82*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_ODT0__DDR_ODT_1		= IOMUX_PAD(0x02d8, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
83*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_DDRBYTE1__DDR_DDRBYTE1	= IOMUX_PAD(0x02dc, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
84*4882a593Smuzhiyun 	PCM052_VF610_PAD_DDR_DDRBYTE0__DDR_DDRBYTE0	= IOMUX_PAD(0x02e0, __NA_, 0, __NA_, 0, PCM052_VF610_DDR_PAD_CTRL),
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun static struct ddrmc_cr_setting pcm052_cr_settings[] = {
88*4882a593Smuzhiyun 	/* not in the datasheets, but in the original code */
89*4882a593Smuzhiyun 	{ 0x00002000, 105 },
90*4882a593Smuzhiyun 	{ 0x00000020, 110 },
91*4882a593Smuzhiyun 	/* AXI */
92*4882a593Smuzhiyun 	{ DDRMC_CR117_AXI0_W_PRI(1) | DDRMC_CR117_AXI0_R_PRI(1), 117 },
93*4882a593Smuzhiyun 	{ DDRMC_CR118_AXI1_W_PRI(1) | DDRMC_CR118_AXI1_R_PRI(1), 118 },
94*4882a593Smuzhiyun 	{ DDRMC_CR120_AXI0_PRI1_RPRI(2) |
95*4882a593Smuzhiyun 		   DDRMC_CR120_AXI0_PRI0_RPRI(2), 120 },
96*4882a593Smuzhiyun 	{ DDRMC_CR121_AXI0_PRI3_RPRI(2) |
97*4882a593Smuzhiyun 		   DDRMC_CR121_AXI0_PRI2_RPRI(2), 121 },
98*4882a593Smuzhiyun 	{ DDRMC_CR122_AXI1_PRI1_RPRI(1) | DDRMC_CR122_AXI1_PRI0_RPRI(1) |
99*4882a593Smuzhiyun 		   DDRMC_CR122_AXI0_PRIRLX(100), 122 },
100*4882a593Smuzhiyun 	{ DDRMC_CR123_AXI1_P_ODR_EN | DDRMC_CR123_AXI1_PRI3_RPRI(1) |
101*4882a593Smuzhiyun 		   DDRMC_CR123_AXI1_PRI2_RPRI(1), 123 },
102*4882a593Smuzhiyun 	{ DDRMC_CR124_AXI1_PRIRLX(100), 124 },
103*4882a593Smuzhiyun 	{ DDRMC_CR126_PHY_RDLAT(11), 126 },
104*4882a593Smuzhiyun 	{ DDRMC_CR132_WRLAT_ADJ(5) | DDRMC_CR132_RDLAT_ADJ(6), 132 },
105*4882a593Smuzhiyun 	{ DDRMC_CR137_PHYCTL_DL(2), 137 },
106*4882a593Smuzhiyun 	{ DDRMC_CR139_PHY_WRLV_RESPLAT(4) | DDRMC_CR139_PHY_WRLV_LOAD(7) |
107*4882a593Smuzhiyun 		   DDRMC_CR139_PHY_WRLV_DLL(3) |
108*4882a593Smuzhiyun 		   DDRMC_CR139_PHY_WRLV_EN(3), 139 },
109*4882a593Smuzhiyun 	{ DDRMC_CR154_PAD_ZQ_EARLY_CMP_EN_TIMER(13) |
110*4882a593Smuzhiyun 		   DDRMC_CR154_PAD_ZQ_MODE(1) |
111*4882a593Smuzhiyun 		   DDRMC_CR154_DDR_SEL_PAD_CONTR(3) |
112*4882a593Smuzhiyun 		   DDRMC_CR154_PAD_ZQ_HW_FOR(0), 154 },
113*4882a593Smuzhiyun 	{ DDRMC_CR155_PAD_ODT_BYTE1(5) | DDRMC_CR155_PAD_ODT_BYTE0(5), 155 },
114*4882a593Smuzhiyun 	{ DDRMC_CR158_TWR(6), 158 },
115*4882a593Smuzhiyun 	{ DDRMC_CR161_ODT_EN(0) | DDRMC_CR161_TODTH_RD(0) |
116*4882a593Smuzhiyun 		   DDRMC_CR161_TODTH_WR(6), 161 },
117*4882a593Smuzhiyun 	/* end marker */
118*4882a593Smuzhiyun 	{ 0, -1 }
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* PHY settings -- most of them differ from default in imx-regs.h */
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define PCM052_DDRMC_PHY_DQ_TIMING			0x00002213
124*4882a593Smuzhiyun #define PCM052_DDRMC_PHY_CTRL				0x00290000
125*4882a593Smuzhiyun #define PCM052_DDRMC_PHY_SLAVE_CTRL			0x00002c00
126*4882a593Smuzhiyun #define PCM052_DDRMC_PHY_PROC_PAD_ODT			0x00010020
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static struct ddrmc_phy_setting pcm052_phy_settings[] = {
129*4882a593Smuzhiyun 	{ PCM052_DDRMC_PHY_DQ_TIMING,  0 },
130*4882a593Smuzhiyun 	{ PCM052_DDRMC_PHY_DQ_TIMING, 16 },
131*4882a593Smuzhiyun 	{ PCM052_DDRMC_PHY_DQ_TIMING, 32 },
132*4882a593Smuzhiyun 	{ PCM052_DDRMC_PHY_DQ_TIMING, 48 },
133*4882a593Smuzhiyun 	{ DDRMC_PHY_DQS_TIMING,  1 },
134*4882a593Smuzhiyun 	{ DDRMC_PHY_DQS_TIMING, 17 },
135*4882a593Smuzhiyun 	{ DDRMC_PHY_DQS_TIMING, 33 },
136*4882a593Smuzhiyun 	{ DDRMC_PHY_DQS_TIMING, 49 },
137*4882a593Smuzhiyun 	{ PCM052_DDRMC_PHY_CTRL,  2 },
138*4882a593Smuzhiyun 	{ PCM052_DDRMC_PHY_CTRL, 18 },
139*4882a593Smuzhiyun 	{ PCM052_DDRMC_PHY_CTRL, 34 },
140*4882a593Smuzhiyun 	{ DDRMC_PHY_MASTER_CTRL,  3 },
141*4882a593Smuzhiyun 	{ DDRMC_PHY_MASTER_CTRL, 19 },
142*4882a593Smuzhiyun 	{ DDRMC_PHY_MASTER_CTRL, 35 },
143*4882a593Smuzhiyun 	{ PCM052_DDRMC_PHY_SLAVE_CTRL,  4 },
144*4882a593Smuzhiyun 	{ PCM052_DDRMC_PHY_SLAVE_CTRL, 20 },
145*4882a593Smuzhiyun 	{ PCM052_DDRMC_PHY_SLAVE_CTRL, 36 },
146*4882a593Smuzhiyun 	{ DDRMC_PHY50_DDR3_MODE | DDRMC_PHY50_EN_SW_HALF_CYCLE, 50 },
147*4882a593Smuzhiyun 	{ PCM052_DDRMC_PHY_PROC_PAD_ODT, 52 },
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* end marker */
150*4882a593Smuzhiyun 	{ 0, -1 }
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
dram_init(void)153*4882a593Smuzhiyun int dram_init(void)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	static const iomux_v3_cfg_t pcm052_pads[] = {
156*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A15__DDR_A_15,
157*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A14__DDR_A_14,
158*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A13__DDR_A_13,
159*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A12__DDR_A_12,
160*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A11__DDR_A_11,
161*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A10__DDR_A_10,
162*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A9__DDR_A_9,
163*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A8__DDR_A_8,
164*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A7__DDR_A_7,
165*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A6__DDR_A_6,
166*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A5__DDR_A_5,
167*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A4__DDR_A_4,
168*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A3__DDR_A_3,
169*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A2__DDR_A_2,
170*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A1__DDR_A_1,
171*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_A0__DDR_A_0,
172*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_BA2__DDR_BA_2,
173*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_BA1__DDR_BA_1,
174*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_BA0__DDR_BA_0,
175*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_CAS__DDR_CAS_B,
176*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_CKE__DDR_CKE_0,
177*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_CLK__DDR_CLK_0,
178*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_CS__DDR_CS_B_0,
179*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D15__DDR_D_15,
180*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D14__DDR_D_14,
181*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D13__DDR_D_13,
182*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D12__DDR_D_12,
183*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D11__DDR_D_11,
184*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D10__DDR_D_10,
185*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D9__DDR_D_9,
186*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D8__DDR_D_8,
187*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D7__DDR_D_7,
188*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D6__DDR_D_6,
189*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D5__DDR_D_5,
190*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D4__DDR_D_4,
191*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D3__DDR_D_3,
192*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D2__DDR_D_2,
193*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D1__DDR_D_1,
194*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_D0__DDR_D_0,
195*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_DQM1__DDR_DQM_1,
196*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_DQM0__DDR_DQM_0,
197*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_DQS1__DDR_DQS_1,
198*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_DQS0__DDR_DQS_0,
199*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_RAS__DDR_RAS_B,
200*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_WE__DDR_WE_B,
201*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_ODT1__DDR_ODT_0,
202*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_ODT0__DDR_ODT_1,
203*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_DDRBYTE1__DDR_DDRBYTE1,
204*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_DDRBYTE0__DDR_DDRBYTE0,
205*4882a593Smuzhiyun 		PCM052_VF610_PAD_DDR_RESETB,
206*4882a593Smuzhiyun 	};
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #if defined(CONFIG_TARGET_PCM052)
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	static const struct ddr3_jedec_timings pcm052_ddr_timings = {
211*4882a593Smuzhiyun 		.tinit             = 5,
212*4882a593Smuzhiyun 		.trst_pwron        = 80000,
213*4882a593Smuzhiyun 		.cke_inactive      = 200000,
214*4882a593Smuzhiyun 		.wrlat             = 5,
215*4882a593Smuzhiyun 		.caslat_lin        = 12,
216*4882a593Smuzhiyun 		.trc               = 6,
217*4882a593Smuzhiyun 		.trrd              = 4,
218*4882a593Smuzhiyun 		.tccd              = 4,
219*4882a593Smuzhiyun 		.tbst_int_interval = 4,
220*4882a593Smuzhiyun 		.tfaw              = 18,
221*4882a593Smuzhiyun 		.trp               = 6,
222*4882a593Smuzhiyun 		.twtr              = 4,
223*4882a593Smuzhiyun 		.tras_min          = 15,
224*4882a593Smuzhiyun 		.tmrd              = 4,
225*4882a593Smuzhiyun 		.trtp              = 4,
226*4882a593Smuzhiyun 		.tras_max          = 14040,
227*4882a593Smuzhiyun 		.tmod              = 12,
228*4882a593Smuzhiyun 		.tckesr            = 4,
229*4882a593Smuzhiyun 		.tcke              = 3,
230*4882a593Smuzhiyun 		.trcd_int          = 6,
231*4882a593Smuzhiyun 		.tras_lockout      = 1,
232*4882a593Smuzhiyun 		.tdal              = 10,
233*4882a593Smuzhiyun 		.bstlen            = 3,
234*4882a593Smuzhiyun 		.tdll              = 512,
235*4882a593Smuzhiyun 		.trp_ab            = 6,
236*4882a593Smuzhiyun 		.tref              = 1542,
237*4882a593Smuzhiyun 		.trfc              = 64,
238*4882a593Smuzhiyun 		.tref_int          = 5,
239*4882a593Smuzhiyun 		.tpdex             = 3,
240*4882a593Smuzhiyun 		.txpdll            = 10,
241*4882a593Smuzhiyun 		.txsnr             = 68,
242*4882a593Smuzhiyun 		.txsr              = 506,
243*4882a593Smuzhiyun 		.cksrx             = 5,
244*4882a593Smuzhiyun 		.cksre             = 5,
245*4882a593Smuzhiyun 		.freq_chg_en       = 1,
246*4882a593Smuzhiyun 		.zqcl              = 256,
247*4882a593Smuzhiyun 		.zqinit            = 512,
248*4882a593Smuzhiyun 		.zqcs              = 64,
249*4882a593Smuzhiyun 		.ref_per_zq        = 64,
250*4882a593Smuzhiyun 		.zqcs_rotate       = 1,
251*4882a593Smuzhiyun 		.aprebit           = 10,
252*4882a593Smuzhiyun 		.cmd_age_cnt       = 255,
253*4882a593Smuzhiyun 		.age_cnt           = 255,
254*4882a593Smuzhiyun 		.q_fullness        = 0,
255*4882a593Smuzhiyun 		.odt_rd_mapcs0     = 1,
256*4882a593Smuzhiyun 		.odt_wr_mapcs0     = 1,
257*4882a593Smuzhiyun 		.wlmrd             = 40,
258*4882a593Smuzhiyun 		.wldqsen           = 25,
259*4882a593Smuzhiyun 	};
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun     const int row_diff = 2;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #elif defined(CONFIG_TARGET_BK4R1)
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	static const struct ddr3_jedec_timings pcm052_ddr_timings = {
266*4882a593Smuzhiyun 		.tinit             = 5,
267*4882a593Smuzhiyun 		.trst_pwron        = 80000,
268*4882a593Smuzhiyun 		.cke_inactive      = 200000,
269*4882a593Smuzhiyun 		.wrlat             = 5,
270*4882a593Smuzhiyun 		.caslat_lin        = 12,
271*4882a593Smuzhiyun 		.trc               = 6,
272*4882a593Smuzhiyun 		.trrd              = 4,
273*4882a593Smuzhiyun 		.tccd              = 4,
274*4882a593Smuzhiyun 		.tbst_int_interval = 0,
275*4882a593Smuzhiyun 		.tfaw              = 16,
276*4882a593Smuzhiyun 		.trp               = 6,
277*4882a593Smuzhiyun 		.twtr              = 4,
278*4882a593Smuzhiyun 		.tras_min          = 15,
279*4882a593Smuzhiyun 		.tmrd              = 4,
280*4882a593Smuzhiyun 		.trtp              = 4,
281*4882a593Smuzhiyun 		.tras_max          = 28080,
282*4882a593Smuzhiyun 		.tmod              = 12,
283*4882a593Smuzhiyun 		.tckesr            = 4,
284*4882a593Smuzhiyun 		.tcke              = 3,
285*4882a593Smuzhiyun 		.trcd_int          = 6,
286*4882a593Smuzhiyun 		.tras_lockout      = 1,
287*4882a593Smuzhiyun 		.tdal              = 12,
288*4882a593Smuzhiyun 		.bstlen            = 3,
289*4882a593Smuzhiyun 		.tdll              = 512,
290*4882a593Smuzhiyun 		.trp_ab            = 6,
291*4882a593Smuzhiyun 		.tref              = 3120,
292*4882a593Smuzhiyun 		.trfc              = 104,
293*4882a593Smuzhiyun 		.tref_int          = 0,
294*4882a593Smuzhiyun 		.tpdex             = 3,
295*4882a593Smuzhiyun 		.txpdll            = 10,
296*4882a593Smuzhiyun 		.txsnr             = 108,
297*4882a593Smuzhiyun 		.txsr              = 512,
298*4882a593Smuzhiyun 		.cksrx             = 5,
299*4882a593Smuzhiyun 		.cksre             = 5,
300*4882a593Smuzhiyun 		.freq_chg_en       = 1,
301*4882a593Smuzhiyun 		.zqcl              = 256,
302*4882a593Smuzhiyun 		.zqinit            = 512,
303*4882a593Smuzhiyun 		.zqcs              = 64,
304*4882a593Smuzhiyun 		.ref_per_zq        = 64,
305*4882a593Smuzhiyun 		.zqcs_rotate       = 1,
306*4882a593Smuzhiyun 		.aprebit           = 10,
307*4882a593Smuzhiyun 		.cmd_age_cnt       = 255,
308*4882a593Smuzhiyun 		.age_cnt           = 255,
309*4882a593Smuzhiyun 		.q_fullness        = 0,
310*4882a593Smuzhiyun 		.odt_rd_mapcs0     = 1,
311*4882a593Smuzhiyun 		.odt_wr_mapcs0     = 1,
312*4882a593Smuzhiyun 		.wlmrd             = 40,
313*4882a593Smuzhiyun 		.wldqsen           = 25,
314*4882a593Smuzhiyun 	};
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun     const int row_diff = 1;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun #else /* Unknown PCM052 variant */
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun #error DDR characteristics undefined for this target. Please define them.
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #endif
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(pcm052_pads, ARRAY_SIZE(pcm052_pads));
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	ddrmc_ctrl_init_ddr3(&pcm052_ddr_timings, pcm052_cr_settings,
327*4882a593Smuzhiyun 			     pcm052_phy_settings, 1, row_diff);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	return 0;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
setup_iomux_uart(void)334*4882a593Smuzhiyun static void setup_iomux_uart(void)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	static const iomux_v3_cfg_t uart1_pads[] = {
337*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTB4__UART1_TX, VF610_UART_PAD_CTRL),
338*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTB5__UART1_RX, VF610_UART_PAD_CTRL),
339*4882a593Smuzhiyun 	};
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun #define ENET_PAD_CTRL	(PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_HIGH | \
345*4882a593Smuzhiyun 			PAD_CTL_DSE_50ohm | PAD_CTL_OBE_IBE_ENABLE)
346*4882a593Smuzhiyun 
setup_iomux_enet(void)347*4882a593Smuzhiyun static void setup_iomux_enet(void)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	static const iomux_v3_cfg_t enet0_pads[] = {
350*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTA6__RMII0_CLKIN, ENET_PAD_CTRL),
351*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC1__RMII0_MDIO, ENET_PAD_CTRL),
352*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC0__RMII0_MDC, ENET_PAD_CTRL),
353*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC2__RMII0_CRS_DV, ENET_PAD_CTRL),
354*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC3__RMII0_RD1, ENET_PAD_CTRL),
355*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC4__RMII0_RD0, ENET_PAD_CTRL),
356*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC5__RMII0_RXER, ENET_PAD_CTRL),
357*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC6__RMII0_TD1, ENET_PAD_CTRL),
358*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC7__RMII0_TD0, ENET_PAD_CTRL),
359*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTC8__RMII0_TXEN, ENET_PAD_CTRL),
360*4882a593Smuzhiyun 	};
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(enet0_pads, ARRAY_SIZE(enet0_pads));
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun /*
366*4882a593Smuzhiyun  * I2C2 is the only I2C used, on pads PTA22/PTA23.
367*4882a593Smuzhiyun  */
368*4882a593Smuzhiyun 
setup_iomux_i2c(void)369*4882a593Smuzhiyun static void setup_iomux_i2c(void)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	static const iomux_v3_cfg_t i2c_pads[] = {
372*4882a593Smuzhiyun 		VF610_PAD_PTA22__I2C2_SCL,
373*4882a593Smuzhiyun 		VF610_PAD_PTA23__I2C2_SDA,
374*4882a593Smuzhiyun 	};
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(i2c_pads, ARRAY_SIZE(i2c_pads));
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun #ifdef CONFIG_NAND_VF610_NFC
setup_iomux_nfc(void)380*4882a593Smuzhiyun static void setup_iomux_nfc(void)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	static const iomux_v3_cfg_t nfc_pads[] = {
383*4882a593Smuzhiyun 		VF610_PAD_PTD31__NF_IO15,
384*4882a593Smuzhiyun 		VF610_PAD_PTD30__NF_IO14,
385*4882a593Smuzhiyun 		VF610_PAD_PTD29__NF_IO13,
386*4882a593Smuzhiyun 		VF610_PAD_PTD28__NF_IO12,
387*4882a593Smuzhiyun 		VF610_PAD_PTD27__NF_IO11,
388*4882a593Smuzhiyun 		VF610_PAD_PTD26__NF_IO10,
389*4882a593Smuzhiyun 		VF610_PAD_PTD25__NF_IO9,
390*4882a593Smuzhiyun 		VF610_PAD_PTD24__NF_IO8,
391*4882a593Smuzhiyun 		VF610_PAD_PTD23__NF_IO7,
392*4882a593Smuzhiyun 		VF610_PAD_PTD22__NF_IO6,
393*4882a593Smuzhiyun 		VF610_PAD_PTD21__NF_IO5,
394*4882a593Smuzhiyun 		VF610_PAD_PTD20__NF_IO4,
395*4882a593Smuzhiyun 		VF610_PAD_PTD19__NF_IO3,
396*4882a593Smuzhiyun 		VF610_PAD_PTD18__NF_IO2,
397*4882a593Smuzhiyun 		VF610_PAD_PTD17__NF_IO1,
398*4882a593Smuzhiyun 		VF610_PAD_PTD16__NF_IO0,
399*4882a593Smuzhiyun 		VF610_PAD_PTB24__NF_WE_B,
400*4882a593Smuzhiyun 		VF610_PAD_PTB25__NF_CE0_B,
401*4882a593Smuzhiyun 		VF610_PAD_PTB27__NF_RE_B,
402*4882a593Smuzhiyun 		VF610_PAD_PTC26__NF_RB_B,
403*4882a593Smuzhiyun 		VF610_PAD_PTC27__NF_ALE,
404*4882a593Smuzhiyun 		VF610_PAD_PTC28__NF_CLE
405*4882a593Smuzhiyun 	};
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(nfc_pads, ARRAY_SIZE(nfc_pads));
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun #endif
410*4882a593Smuzhiyun 
setup_iomux_qspi(void)411*4882a593Smuzhiyun static void setup_iomux_qspi(void)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	static const iomux_v3_cfg_t qspi0_pads[] = {
414*4882a593Smuzhiyun 		VF610_PAD_PTD0__QSPI0_A_QSCK,
415*4882a593Smuzhiyun 		VF610_PAD_PTD1__QSPI0_A_CS0,
416*4882a593Smuzhiyun 		VF610_PAD_PTD2__QSPI0_A_DATA3,
417*4882a593Smuzhiyun 		VF610_PAD_PTD3__QSPI0_A_DATA2,
418*4882a593Smuzhiyun 		VF610_PAD_PTD4__QSPI0_A_DATA1,
419*4882a593Smuzhiyun 		VF610_PAD_PTD5__QSPI0_A_DATA0,
420*4882a593Smuzhiyun 		VF610_PAD_PTD7__QSPI0_B_QSCK,
421*4882a593Smuzhiyun 		VF610_PAD_PTD8__QSPI0_B_CS0,
422*4882a593Smuzhiyun 		VF610_PAD_PTD9__QSPI0_B_DATA3,
423*4882a593Smuzhiyun 		VF610_PAD_PTD10__QSPI0_B_DATA2,
424*4882a593Smuzhiyun 		VF610_PAD_PTD11__QSPI0_B_DATA1,
425*4882a593Smuzhiyun 		VF610_PAD_PTD12__QSPI0_B_DATA0,
426*4882a593Smuzhiyun 	};
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(qspi0_pads, ARRAY_SIZE(qspi0_pads));
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun #define ESDHC_PAD_CTRL	(PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_HIGH | \
432*4882a593Smuzhiyun 			PAD_CTL_DSE_20ohm | PAD_CTL_OBE_IBE_ENABLE)
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun struct fsl_esdhc_cfg esdhc_cfg[1] = {
435*4882a593Smuzhiyun 	{ESDHC1_BASE_ADDR},
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)438*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	/* eSDHC1 is always present */
441*4882a593Smuzhiyun 	return 1;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)444*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	static const iomux_v3_cfg_t esdhc1_pads[] = {
447*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTA24__ESDHC1_CLK, ESDHC_PAD_CTRL),
448*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTA25__ESDHC1_CMD, ESDHC_PAD_CTRL),
449*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTA26__ESDHC1_DAT0, ESDHC_PAD_CTRL),
450*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTA27__ESDHC1_DAT1, ESDHC_PAD_CTRL),
451*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTA28__ESDHC1_DAT2, ESDHC_PAD_CTRL),
452*4882a593Smuzhiyun 		NEW_PAD_CTRL(VF610_PAD_PTA29__ESDHC1_DAT3, ESDHC_PAD_CTRL),
453*4882a593Smuzhiyun 	};
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(
458*4882a593Smuzhiyun 		esdhc1_pads, ARRAY_SIZE(esdhc1_pads));
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
clock_init(void)463*4882a593Smuzhiyun static void clock_init(void)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	struct ccm_reg *ccm = (struct ccm_reg *)CCM_BASE_ADDR;
466*4882a593Smuzhiyun 	struct anadig_reg *anadig = (struct anadig_reg *)ANADIG_BASE_ADDR;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr0, CCM_REG_CTRL_MASK,
469*4882a593Smuzhiyun 			CCM_CCGR0_UART1_CTRL_MASK);
470*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr1, CCM_REG_CTRL_MASK,
471*4882a593Smuzhiyun 			CCM_CCGR1_PIT_CTRL_MASK | CCM_CCGR1_WDOGA5_CTRL_MASK);
472*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr2, CCM_REG_CTRL_MASK,
473*4882a593Smuzhiyun 			CCM_CCGR2_IOMUXC_CTRL_MASK | CCM_CCGR2_PORTA_CTRL_MASK |
474*4882a593Smuzhiyun 			CCM_CCGR2_PORTB_CTRL_MASK | CCM_CCGR2_PORTC_CTRL_MASK |
475*4882a593Smuzhiyun 			CCM_CCGR2_PORTD_CTRL_MASK | CCM_CCGR2_PORTE_CTRL_MASK |
476*4882a593Smuzhiyun 			CCM_CCGR2_QSPI0_CTRL_MASK);
477*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr3, CCM_REG_CTRL_MASK,
478*4882a593Smuzhiyun 			CCM_CCGR3_ANADIG_CTRL_MASK | CCM_CCGR3_SCSC_CTRL_MASK);
479*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr4, CCM_REG_CTRL_MASK,
480*4882a593Smuzhiyun 			CCM_CCGR4_WKUP_CTRL_MASK | CCM_CCGR4_CCM_CTRL_MASK |
481*4882a593Smuzhiyun 			CCM_CCGR4_GPC_CTRL_MASK);
482*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr6, CCM_REG_CTRL_MASK,
483*4882a593Smuzhiyun 			CCM_CCGR6_OCOTP_CTRL_MASK | CCM_CCGR6_DDRMC_CTRL_MASK);
484*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr7, CCM_REG_CTRL_MASK,
485*4882a593Smuzhiyun 			CCM_CCGR7_SDHC1_CTRL_MASK);
486*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr9, CCM_REG_CTRL_MASK,
487*4882a593Smuzhiyun 			CCM_CCGR9_FEC0_CTRL_MASK | CCM_CCGR9_FEC1_CTRL_MASK);
488*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccgr10, CCM_REG_CTRL_MASK,
489*4882a593Smuzhiyun 			CCM_CCGR10_NFC_CTRL_MASK | CCM_CCGR10_I2C2_CTRL_MASK);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	clrsetbits_le32(&anadig->pll2_ctrl, ANADIG_PLL2_CTRL_POWERDOWN,
492*4882a593Smuzhiyun 			ANADIG_PLL2_CTRL_ENABLE | ANADIG_PLL2_CTRL_DIV_SELECT);
493*4882a593Smuzhiyun 	clrsetbits_le32(&anadig->pll1_ctrl, ANADIG_PLL1_CTRL_POWERDOWN,
494*4882a593Smuzhiyun 			ANADIG_PLL1_CTRL_ENABLE | ANADIG_PLL1_CTRL_DIV_SELECT);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccr, CCM_CCR_OSCNT_MASK,
497*4882a593Smuzhiyun 			CCM_CCR_FIRC_EN | CCM_CCR_OSCNT(5));
498*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->ccsr, CCM_REG_CTRL_MASK,
499*4882a593Smuzhiyun 			CCM_CCSR_PLL1_PFD_CLK_SEL(3) | CCM_CCSR_PLL2_PFD4_EN |
500*4882a593Smuzhiyun 			CCM_CCSR_PLL2_PFD3_EN | CCM_CCSR_PLL2_PFD2_EN |
501*4882a593Smuzhiyun 			CCM_CCSR_PLL2_PFD1_EN | CCM_CCSR_PLL1_PFD4_EN |
502*4882a593Smuzhiyun 			CCM_CCSR_PLL1_PFD3_EN | CCM_CCSR_PLL1_PFD2_EN |
503*4882a593Smuzhiyun 			CCM_CCSR_PLL1_PFD1_EN | CCM_CCSR_DDRC_CLK_SEL(1) |
504*4882a593Smuzhiyun 			CCM_CCSR_FAST_CLK_SEL(1) | CCM_CCSR_SYS_CLK_SEL(4));
505*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->cacrr, CCM_REG_CTRL_MASK,
506*4882a593Smuzhiyun 			CCM_CACRR_IPG_CLK_DIV(1) | CCM_CACRR_BUS_CLK_DIV(2) |
507*4882a593Smuzhiyun 			CCM_CACRR_ARM_CLK_DIV(0));
508*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->cscmr1, CCM_REG_CTRL_MASK,
509*4882a593Smuzhiyun 			CCM_CSCMR1_ESDHC1_CLK_SEL(3) |
510*4882a593Smuzhiyun 			CCM_CSCMR1_QSPI0_CLK_SEL(3) |
511*4882a593Smuzhiyun 			CCM_CSCMR1_NFC_CLK_SEL(0));
512*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->cscdr1, CCM_REG_CTRL_MASK,
513*4882a593Smuzhiyun 			CCM_CSCDR1_RMII_CLK_EN);
514*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->cscdr2, CCM_REG_CTRL_MASK,
515*4882a593Smuzhiyun 			CCM_CSCDR2_ESDHC1_EN | CCM_CSCDR2_ESDHC1_CLK_DIV(0) |
516*4882a593Smuzhiyun 			CCM_CSCDR2_NFC_EN);
517*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->cscdr3, CCM_REG_CTRL_MASK,
518*4882a593Smuzhiyun 			CCM_CSCDR3_QSPI0_EN | CCM_CSCDR3_QSPI0_DIV(1) |
519*4882a593Smuzhiyun 			CCM_CSCDR3_QSPI0_X2_DIV(1) |
520*4882a593Smuzhiyun 			CCM_CSCDR3_QSPI0_X4_DIV(3) |
521*4882a593Smuzhiyun 			CCM_CSCDR3_NFC_PRE_DIV(5));
522*4882a593Smuzhiyun 	clrsetbits_le32(&ccm->cscmr2, CCM_REG_CTRL_MASK,
523*4882a593Smuzhiyun 			CCM_CSCMR2_RMII_CLK_SEL(0));
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
mscm_init(void)526*4882a593Smuzhiyun static void mscm_init(void)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	struct mscm_ir *mscmir = (struct mscm_ir *)MSCM_IR_BASE_ADDR;
529*4882a593Smuzhiyun 	int i;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	for (i = 0; i < MSCM_IRSPRC_NUM; i++)
532*4882a593Smuzhiyun 		writew(MSCM_IRSPRC_CP0_EN, &mscmir->irsprc[i]);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
board_phy_config(struct phy_device * phydev)535*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	if (phydev->drv->config)
538*4882a593Smuzhiyun 		phydev->drv->config(phydev);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	return 0;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
board_early_init_f(void)543*4882a593Smuzhiyun int board_early_init_f(void)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	clock_init();
546*4882a593Smuzhiyun 	mscm_init();
547*4882a593Smuzhiyun 	setup_iomux_uart();
548*4882a593Smuzhiyun 	setup_iomux_enet();
549*4882a593Smuzhiyun 	setup_iomux_i2c();
550*4882a593Smuzhiyun 	setup_iomux_qspi();
551*4882a593Smuzhiyun 	setup_iomux_nfc();
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	return 0;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
board_init(void)556*4882a593Smuzhiyun int board_init(void)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	struct scsc_reg *scsc = (struct scsc_reg *)SCSC_BASE_ADDR;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	/* address of boot parameters */
561*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	/*
564*4882a593Smuzhiyun 	 * Enable external 32K Oscillator
565*4882a593Smuzhiyun 	 *
566*4882a593Smuzhiyun 	 * The internal clock experiences significant drift
567*4882a593Smuzhiyun 	 * so we must use the external oscillator in order
568*4882a593Smuzhiyun 	 * to maintain correct time in the hwclock
569*4882a593Smuzhiyun 	 */
570*4882a593Smuzhiyun 	setbits_le32(&scsc->sosc_ctr, SCSC_SOSC_CTR_SOSC_EN);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	return 0;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun 
checkboard(void)575*4882a593Smuzhiyun int checkboard(void)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	puts("Board: PCM-052\n");
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	return 0;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
do_m4go(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])582*4882a593Smuzhiyun static int do_m4go(cmd_tbl_t *cmdtp, int flag, int argc,
583*4882a593Smuzhiyun 		       char * const argv[])
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	ulong addr;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	/* Consume 'm4go' */
588*4882a593Smuzhiyun 	argc--; argv++;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	/*
591*4882a593Smuzhiyun 	 * Parse provided address - default to load_addr in case not provided.
592*4882a593Smuzhiyun 	 */
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	if (argc)
595*4882a593Smuzhiyun 		addr = simple_strtoul(argv[0], NULL, 16);
596*4882a593Smuzhiyun 	else
597*4882a593Smuzhiyun 		addr = load_addr;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	/*
600*4882a593Smuzhiyun 	 * Write boot address in PERSISTENT_ENTRY1[31:0] aka SRC_GPR2[31:0]
601*4882a593Smuzhiyun 	 */
602*4882a593Smuzhiyun 	writel(addr + 0x401, 0x4006E028);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	/*
605*4882a593Smuzhiyun 	 * Start secondary processor by enabling its clock
606*4882a593Smuzhiyun 	 */
607*4882a593Smuzhiyun 	writel(0x15a5a, 0x4006B08C);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	return 1;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun U_BOOT_CMD(
613*4882a593Smuzhiyun 	m4go, 2 /* one arg max */, 1 /* repeatable */, do_m4go,
614*4882a593Smuzhiyun 	"start the secondary Cortex-M4 from scatter file image",
615*4882a593Smuzhiyun 	"[<addr>]\n"
616*4882a593Smuzhiyun 	"    - start secondary Cortex-M4 core using a scatter file image\n"
617*4882a593Smuzhiyun 	"The argument needs to be a scatter file\n"
618*4882a593Smuzhiyun );
619