xref: /OK3568_Linux_fs/u-boot/board/phytec/pcm051/mux.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * mux.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2013 Lemonage Software GmbH
5*4882a593Smuzhiyun  * Author Lars Poeschel <poeschel@lemonage.de>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or
8*4882a593Smuzhiyun  * modify it under the terms of the GNU General Public License as
9*4882a593Smuzhiyun  * published by the Free Software Foundation version 2.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12*4882a593Smuzhiyun  * kind, whether express or implied; without even the implied warranty
13*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14*4882a593Smuzhiyun  * GNU General Public License for more details.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <common.h>
18*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
19*4882a593Smuzhiyun #include <asm/arch/hardware.h>
20*4882a593Smuzhiyun #include <asm/arch/mux.h>
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun #include "board.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static struct module_pin_mux uart0_pin_mux[] = {
25*4882a593Smuzhiyun 	{OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* UART0_RXD */
26*4882a593Smuzhiyun 	{OFFSET(uart0_txd), (MODE(0) | PULLUDEN)},		/* UART0_TXD */
27*4882a593Smuzhiyun 	{-1},
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #ifdef CONFIG_MMC
31*4882a593Smuzhiyun static struct module_pin_mux mmc0_pin_mux[] = {
32*4882a593Smuzhiyun 	{OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT3 */
33*4882a593Smuzhiyun 	{OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT2 */
34*4882a593Smuzhiyun 	{OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT1 */
35*4882a593Smuzhiyun 	{OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT0 */
36*4882a593Smuzhiyun 	{OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CLK */
37*4882a593Smuzhiyun 	{OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CMD */
38*4882a593Smuzhiyun 	{OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)},	/* MMC0_CD */
39*4882a593Smuzhiyun 	{-1},
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #ifdef CONFIG_I2C
44*4882a593Smuzhiyun static struct module_pin_mux i2c0_pin_mux[] = {
45*4882a593Smuzhiyun 	{OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
46*4882a593Smuzhiyun 			PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
47*4882a593Smuzhiyun 	{OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
48*4882a593Smuzhiyun 			PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
49*4882a593Smuzhiyun 	{-1},
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun #endif
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #ifdef CONFIG_SPI
54*4882a593Smuzhiyun static struct module_pin_mux spi0_pin_mux[] = {
55*4882a593Smuzhiyun 	{OFFSET(spi0_sclk), (MODE(0) | RXACTIVE | PULLUDEN)},	/* SPI0_SCLK */
56*4882a593Smuzhiyun 	{OFFSET(spi0_d0), (MODE(0) | RXACTIVE |
57*4882a593Smuzhiyun 			PULLUDEN | PULLUP_EN)},			/* SPI0_D0 */
58*4882a593Smuzhiyun 	{OFFSET(spi0_d1), (MODE(0) | RXACTIVE | PULLUDEN)},	/* SPI0_D1 */
59*4882a593Smuzhiyun 	{OFFSET(spi0_cs0), (MODE(0) | RXACTIVE |
60*4882a593Smuzhiyun 			PULLUDEN | PULLUP_EN)},			/* SPI0_CS0 */
61*4882a593Smuzhiyun 	{-1},
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun #endif
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static struct module_pin_mux rmii1_pin_mux[] = {
66*4882a593Smuzhiyun 	{OFFSET(mii1_crs), MODE(1) | RXACTIVE},     /* RMII1_CRS */
67*4882a593Smuzhiyun 	{OFFSET(mii1_rxerr), MODE(1) | RXACTIVE},   /* RMII1_RXERR */
68*4882a593Smuzhiyun 	{OFFSET(mii1_txen), MODE(1)},               /* RMII1_TXEN */
69*4882a593Smuzhiyun 	{OFFSET(mii1_txd1), MODE(1)},               /* RMII1_TXD1 */
70*4882a593Smuzhiyun 	{OFFSET(mii1_txd0), MODE(1)},               /* RMII1_TXD0 */
71*4882a593Smuzhiyun 	{OFFSET(mii1_rxd1), MODE(1) | RXACTIVE},    /* RMII1_RXD1 */
72*4882a593Smuzhiyun 	{OFFSET(mii1_rxd0), MODE(1) | RXACTIVE},    /* RMII1_RXD0 */
73*4882a593Smuzhiyun 	{OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
74*4882a593Smuzhiyun 	{OFFSET(mdio_clk), MODE(0) | PULLUP_EN},    /* MDIO_CLK */
75*4882a593Smuzhiyun 	{OFFSET(rmii1_refclk), MODE(0) | RXACTIVE}, /* RMII1_REFCLK */
76*4882a593Smuzhiyun 	{-1},
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static struct module_pin_mux cbmux_pin_mux[] = {
80*4882a593Smuzhiyun 	{OFFSET(uart0_ctsn), MODE(7) | RXACTIVE | PULLDOWN_EN}, /* JP3 */
81*4882a593Smuzhiyun 	{OFFSET(uart0_rtsn), MODE(7) | RXACTIVE | PULLUP_EN},	/* JP4 */
82*4882a593Smuzhiyun 	{-1},
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #ifdef CONFIG_NAND
86*4882a593Smuzhiyun static struct module_pin_mux nand_pin_mux[] = {
87*4882a593Smuzhiyun 	{OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD0 */
88*4882a593Smuzhiyun 	{OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD1 */
89*4882a593Smuzhiyun 	{OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD2 */
90*4882a593Smuzhiyun 	{OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD3 */
91*4882a593Smuzhiyun 	{OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD4 */
92*4882a593Smuzhiyun 	{OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD5 */
93*4882a593Smuzhiyun 	{OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD6 */
94*4882a593Smuzhiyun 	{OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD7 */
95*4882a593Smuzhiyun 	{OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
96*4882a593Smuzhiyun 	{OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)},	/* NAND_WPN */
97*4882a593Smuzhiyun 	{OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)},	/* NAND_CS0 */
98*4882a593Smuzhiyun 	{OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
99*4882a593Smuzhiyun 	{OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)},	/* NAND_OE */
100*4882a593Smuzhiyun 	{OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)},	/* NAND_WEN */
101*4882a593Smuzhiyun 	{OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)},	/* NAND_BE_CLE */
102*4882a593Smuzhiyun 	{-1},
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun #endif
105*4882a593Smuzhiyun 
enable_uart0_pin_mux(void)106*4882a593Smuzhiyun void enable_uart0_pin_mux(void)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	configure_module_pin_mux(uart0_pin_mux);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
enable_i2c0_pin_mux(void)111*4882a593Smuzhiyun void enable_i2c0_pin_mux(void)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	configure_module_pin_mux(i2c0_pin_mux);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
enable_board_pin_mux()116*4882a593Smuzhiyun void enable_board_pin_mux()
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	configure_module_pin_mux(rmii1_pin_mux);
119*4882a593Smuzhiyun 	configure_module_pin_mux(mmc0_pin_mux);
120*4882a593Smuzhiyun 	configure_module_pin_mux(cbmux_pin_mux);
121*4882a593Smuzhiyun #ifdef CONFIG_NAND
122*4882a593Smuzhiyun 	configure_module_pin_mux(nand_pin_mux);
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun #ifdef CONFIG_SPI
125*4882a593Smuzhiyun 	configure_module_pin_mux(spi0_pin_mux);
126*4882a593Smuzhiyun #endif
127*4882a593Smuzhiyun }
128