xref: /OK3568_Linux_fs/u-boot/board/phytec/pcm051/board.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * board.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Board functions for Phytec phyCORE-AM335x (pcm051) based boards
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2013 Lemonage Software GmbH
7*4882a593Smuzhiyun  * Author Lars Poeschel <poeschel@lemonage.de>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <errno.h>
14*4882a593Smuzhiyun #include <spl.h>
15*4882a593Smuzhiyun #include <asm/arch/cpu.h>
16*4882a593Smuzhiyun #include <asm/arch/hardware.h>
17*4882a593Smuzhiyun #include <asm/arch/omap.h>
18*4882a593Smuzhiyun #include <asm/arch/ddr_defs.h>
19*4882a593Smuzhiyun #include <asm/arch/clock.h>
20*4882a593Smuzhiyun #include <asm/arch/gpio.h>
21*4882a593Smuzhiyun #include <asm/arch/mmc_host_def.h>
22*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
23*4882a593Smuzhiyun #include <asm/io.h>
24*4882a593Smuzhiyun #include <asm/emif.h>
25*4882a593Smuzhiyun #include <asm/gpio.h>
26*4882a593Smuzhiyun #include <i2c.h>
27*4882a593Smuzhiyun #include <miiphy.h>
28*4882a593Smuzhiyun #include <cpsw.h>
29*4882a593Smuzhiyun #include "board.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* MII mode defines */
34*4882a593Smuzhiyun #define RMII_RGMII2_MODE_ENABLE	0x49
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* DDR RAM defines */
41*4882a593Smuzhiyun #define DDR_CLK_MHZ		303 /* DDR_DPLL_MULT value */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define OSC	(V_OSCK/1000000)
44*4882a593Smuzhiyun const struct dpll_params dpll_ddr = {
45*4882a593Smuzhiyun 		DDR_CLK_MHZ, OSC-1, 1, -1, -1, -1, -1};
46*4882a593Smuzhiyun 
get_dpll_ddr_params(void)47*4882a593Smuzhiyun const struct dpll_params *get_dpll_ddr_params(void)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	return &dpll_ddr;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #ifdef CONFIG_REV1
53*4882a593Smuzhiyun const struct ctrl_ioregs ioregs = {
54*4882a593Smuzhiyun 	.cm0ioctl		= MT41J256M8HX15E_IOCTRL_VALUE,
55*4882a593Smuzhiyun 	.cm1ioctl		= MT41J256M8HX15E_IOCTRL_VALUE,
56*4882a593Smuzhiyun 	.cm2ioctl		= MT41J256M8HX15E_IOCTRL_VALUE,
57*4882a593Smuzhiyun 	.dt0ioctl		= MT41J256M8HX15E_IOCTRL_VALUE,
58*4882a593Smuzhiyun 	.dt1ioctl		= MT41J256M8HX15E_IOCTRL_VALUE,
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun static const struct ddr_data ddr3_data = {
62*4882a593Smuzhiyun 	.datardsratio0 = MT41J256M8HX15E_RD_DQS,
63*4882a593Smuzhiyun 	.datawdsratio0 = MT41J256M8HX15E_WR_DQS,
64*4882a593Smuzhiyun 	.datafwsratio0 = MT41J256M8HX15E_PHY_FIFO_WE,
65*4882a593Smuzhiyun 	.datawrsratio0 = MT41J256M8HX15E_PHY_WR_DATA,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun static const struct cmd_control ddr3_cmd_ctrl_data = {
69*4882a593Smuzhiyun 	.cmd0csratio = MT41J256M8HX15E_RATIO,
70*4882a593Smuzhiyun 	.cmd0iclkout = MT41J256M8HX15E_INVERT_CLKOUT,
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	.cmd1csratio = MT41J256M8HX15E_RATIO,
73*4882a593Smuzhiyun 	.cmd1iclkout = MT41J256M8HX15E_INVERT_CLKOUT,
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	.cmd2csratio = MT41J256M8HX15E_RATIO,
76*4882a593Smuzhiyun 	.cmd2iclkout = MT41J256M8HX15E_INVERT_CLKOUT,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static struct emif_regs ddr3_emif_reg_data = {
80*4882a593Smuzhiyun 	.sdram_config = MT41J256M8HX15E_EMIF_SDCFG,
81*4882a593Smuzhiyun 	.ref_ctrl = MT41J256M8HX15E_EMIF_SDREF,
82*4882a593Smuzhiyun 	.sdram_tim1 = MT41J256M8HX15E_EMIF_TIM1,
83*4882a593Smuzhiyun 	.sdram_tim2 = MT41J256M8HX15E_EMIF_TIM2,
84*4882a593Smuzhiyun 	.sdram_tim3 = MT41J256M8HX15E_EMIF_TIM3,
85*4882a593Smuzhiyun 	.zq_config = MT41J256M8HX15E_ZQ_CFG,
86*4882a593Smuzhiyun 	.emif_ddr_phy_ctlr_1 = MT41J256M8HX15E_EMIF_READ_LATENCY |
87*4882a593Smuzhiyun 				PHY_EN_DYN_PWRDN,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
sdram_init(void)90*4882a593Smuzhiyun void sdram_init(void)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	config_ddr(DDR_CLK_MHZ, &ioregs, &ddr3_data,
93*4882a593Smuzhiyun 		   &ddr3_cmd_ctrl_data, &ddr3_emif_reg_data, 0);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun #else
96*4882a593Smuzhiyun const struct ctrl_ioregs ioregs = {
97*4882a593Smuzhiyun 	.cm0ioctl		= MT41K256M16HA125E_IOCTRL_VALUE,
98*4882a593Smuzhiyun 	.cm1ioctl		= MT41K256M16HA125E_IOCTRL_VALUE,
99*4882a593Smuzhiyun 	.cm2ioctl		= MT41K256M16HA125E_IOCTRL_VALUE,
100*4882a593Smuzhiyun 	.dt0ioctl		= MT41K256M16HA125E_IOCTRL_VALUE,
101*4882a593Smuzhiyun 	.dt1ioctl		= MT41K256M16HA125E_IOCTRL_VALUE,
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun static const struct ddr_data ddr3_data = {
105*4882a593Smuzhiyun 	.datardsratio0 = MT41K256M16HA125E_RD_DQS,
106*4882a593Smuzhiyun 	.datawdsratio0 = MT41K256M16HA125E_WR_DQS,
107*4882a593Smuzhiyun 	.datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE,
108*4882a593Smuzhiyun 	.datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA,
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static const struct cmd_control ddr3_cmd_ctrl_data = {
112*4882a593Smuzhiyun 	.cmd0csratio = MT41K256M16HA125E_RATIO,
113*4882a593Smuzhiyun 	.cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	.cmd1csratio = MT41K256M16HA125E_RATIO,
116*4882a593Smuzhiyun 	.cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	.cmd2csratio = MT41K256M16HA125E_RATIO,
119*4882a593Smuzhiyun 	.cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static struct emif_regs ddr3_emif_reg_data = {
123*4882a593Smuzhiyun 	.sdram_config = MT41K256M16HA125E_EMIF_SDCFG,
124*4882a593Smuzhiyun 	.ref_ctrl = MT41K256M16HA125E_EMIF_SDREF,
125*4882a593Smuzhiyun 	.sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1,
126*4882a593Smuzhiyun 	.sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2,
127*4882a593Smuzhiyun 	.sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3,
128*4882a593Smuzhiyun 	.zq_config = MT41K256M16HA125E_ZQ_CFG,
129*4882a593Smuzhiyun 	.emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY |
130*4882a593Smuzhiyun 				PHY_EN_DYN_PWRDN,
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
sdram_init(void)133*4882a593Smuzhiyun void sdram_init(void)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	config_ddr(DDR_CLK_MHZ, &ioregs, &ddr3_data,
136*4882a593Smuzhiyun 		   &ddr3_cmd_ctrl_data, &ddr3_emif_reg_data, 0);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun #endif
139*4882a593Smuzhiyun 
set_uart_mux_conf(void)140*4882a593Smuzhiyun void set_uart_mux_conf(void)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	enable_uart0_pin_mux();
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
set_mux_conf_regs(void)145*4882a593Smuzhiyun void set_mux_conf_regs(void)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	/* Initalize the board header */
148*4882a593Smuzhiyun 	enable_i2c0_pin_mux();
149*4882a593Smuzhiyun 	i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	enable_board_pin_mux();
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun #endif
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /*
156*4882a593Smuzhiyun  * Basic board specific setup.  Pinmux has been handled already.
157*4882a593Smuzhiyun  */
board_init(void)158*4882a593Smuzhiyun int board_init(void)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_CPSW
cpsw_control(int enabled)168*4882a593Smuzhiyun static void cpsw_control(int enabled)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	/* VTP can be added here */
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	return;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static struct cpsw_slave_data cpsw_slaves[] = {
176*4882a593Smuzhiyun 	{
177*4882a593Smuzhiyun 		.slave_reg_ofs	= 0x208,
178*4882a593Smuzhiyun 		.sliver_reg_ofs	= 0xd80,
179*4882a593Smuzhiyun 		.phy_addr	= 0,
180*4882a593Smuzhiyun 		.phy_if		= PHY_INTERFACE_MODE_RGMII,
181*4882a593Smuzhiyun 	},
182*4882a593Smuzhiyun 	{
183*4882a593Smuzhiyun 		.slave_reg_ofs	= 0x308,
184*4882a593Smuzhiyun 		.sliver_reg_ofs	= 0xdc0,
185*4882a593Smuzhiyun 		.phy_addr	= 1,
186*4882a593Smuzhiyun 		.phy_if		= PHY_INTERFACE_MODE_RGMII,
187*4882a593Smuzhiyun 	},
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static struct cpsw_platform_data cpsw_data = {
191*4882a593Smuzhiyun 	.mdio_base		= CPSW_MDIO_BASE,
192*4882a593Smuzhiyun 	.cpsw_base		= CPSW_BASE,
193*4882a593Smuzhiyun 	.mdio_div		= 0xff,
194*4882a593Smuzhiyun 	.channels		= 8,
195*4882a593Smuzhiyun 	.cpdma_reg_ofs		= 0x800,
196*4882a593Smuzhiyun 	.slaves			= 1,
197*4882a593Smuzhiyun 	.slave_data		= cpsw_slaves,
198*4882a593Smuzhiyun 	.ale_reg_ofs		= 0xd00,
199*4882a593Smuzhiyun 	.ale_entries		= 1024,
200*4882a593Smuzhiyun 	.host_port_reg_ofs	= 0x108,
201*4882a593Smuzhiyun 	.hw_stats_reg_ofs	= 0x900,
202*4882a593Smuzhiyun 	.bd_ram_ofs		= 0x2000,
203*4882a593Smuzhiyun 	.mac_control		= (1 << 5),
204*4882a593Smuzhiyun 	.control		= cpsw_control,
205*4882a593Smuzhiyun 	.host_port_num		= 0,
206*4882a593Smuzhiyun 	.version		= CPSW_CTRL_VERSION_2,
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun #endif
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #if defined(CONFIG_DRIVER_TI_CPSW) || \
211*4882a593Smuzhiyun 	(defined(CONFIG_USB_ETHER) && defined(CONFIG_USB_MUSB_GADGET))
board_eth_init(bd_t * bis)212*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	int rv, n = 0;
215*4882a593Smuzhiyun #ifdef CONFIG_DRIVER_TI_CPSW
216*4882a593Smuzhiyun 	uint8_t mac_addr[6];
217*4882a593Smuzhiyun 	uint32_t mac_hi, mac_lo;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if (!eth_env_get_enetaddr("ethaddr", mac_addr)) {
220*4882a593Smuzhiyun 		printf("<ethaddr> not set. Reading from E-fuse\n");
221*4882a593Smuzhiyun 		/* try reading mac address from efuse */
222*4882a593Smuzhiyun 		mac_lo = readl(&cdev->macid0l);
223*4882a593Smuzhiyun 		mac_hi = readl(&cdev->macid0h);
224*4882a593Smuzhiyun 		mac_addr[0] = mac_hi & 0xFF;
225*4882a593Smuzhiyun 		mac_addr[1] = (mac_hi & 0xFF00) >> 8;
226*4882a593Smuzhiyun 		mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
227*4882a593Smuzhiyun 		mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
228*4882a593Smuzhiyun 		mac_addr[4] = mac_lo & 0xFF;
229*4882a593Smuzhiyun 		mac_addr[5] = (mac_lo & 0xFF00) >> 8;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		if (is_valid_ethaddr(mac_addr))
232*4882a593Smuzhiyun 			eth_env_set_enetaddr("ethaddr", mac_addr);
233*4882a593Smuzhiyun 		else
234*4882a593Smuzhiyun 			goto try_usbether;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	writel(RMII_RGMII2_MODE_ENABLE, &cdev->miisel);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	rv = cpsw_register(&cpsw_data);
240*4882a593Smuzhiyun 	if (rv < 0)
241*4882a593Smuzhiyun 		printf("Error %d registering CPSW switch\n", rv);
242*4882a593Smuzhiyun 	else
243*4882a593Smuzhiyun 		n += rv;
244*4882a593Smuzhiyun try_usbether:
245*4882a593Smuzhiyun #endif
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #if defined(CONFIG_USB_ETHER) && !defined(CONFIG_SPL_BUILD)
248*4882a593Smuzhiyun 	rv = usb_eth_initialize(bis);
249*4882a593Smuzhiyun 	if (rv < 0)
250*4882a593Smuzhiyun 		printf("Error %d registering USB_ETHER\n", rv);
251*4882a593Smuzhiyun 	else
252*4882a593Smuzhiyun 		n += rv;
253*4882a593Smuzhiyun #endif
254*4882a593Smuzhiyun 	return n;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun #endif
257