1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2013
3*4882a593Smuzhiyun * NVIDIA Corporation <www.nvidia.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch-tegra/tegra_i2c.h>
11*4882a593Smuzhiyun #include "as3722_init.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /* AS3722-PMIC-specific early init code - get CPU rails up, etc */
14*4882a593Smuzhiyun
tegra_i2c_ll_write_addr(uint addr,uint config)15*4882a593Smuzhiyun void tegra_i2c_ll_write_addr(uint addr, uint config)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun struct i2c_ctlr *reg = (struct i2c_ctlr *)TEGRA_DVC_BASE;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun writel(addr, ®->cmd_addr0);
20*4882a593Smuzhiyun writel(config, ®->cnfg);
21*4882a593Smuzhiyun }
22*4882a593Smuzhiyun
tegra_i2c_ll_write_data(uint data,uint config)23*4882a593Smuzhiyun void tegra_i2c_ll_write_data(uint data, uint config)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun struct i2c_ctlr *reg = (struct i2c_ctlr *)TEGRA_DVC_BASE;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun writel(data, ®->cmd_data1);
28*4882a593Smuzhiyun writel(config, ®->cnfg);
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun
pmic_enable_cpu_vdd(void)31*4882a593Smuzhiyun void pmic_enable_cpu_vdd(void)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun debug("%s entry\n", __func__);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifdef AS3722_SD1VOLTAGE_DATA
36*4882a593Smuzhiyun /* Set up VDD_CORE, for boards where OTP is incorrect*/
37*4882a593Smuzhiyun debug("%s: Setting VDD_CORE via AS3722 reg 1\n", __func__);
38*4882a593Smuzhiyun /* Configure VDD_CORE via the AS3722 PMIC on the PWR I2C bus */
39*4882a593Smuzhiyun tegra_i2c_ll_write_addr(AS3722_I2C_ADDR, 2);
40*4882a593Smuzhiyun tegra_i2c_ll_write_data(AS3722_SD1VOLTAGE_DATA, I2C_SEND_2_BYTES);
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun * Don't write SDCONTROL - it's already 0x7F, i.e. all SDs enabled.
43*4882a593Smuzhiyun * tegra_i2c_ll_write_data(AS3722_SD1CONTROL_DATA, I2C_SEND_2_BYTES);
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun udelay(10 * 1000);
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun debug("%s: Setting VDD_CPU to 1.0V via AS3722 reg 0/4D\n", __func__);
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun * Bring up VDD_CPU via the AS3722 PMIC on the PWR I2C bus.
51*4882a593Smuzhiyun * First set VDD to 1.0V, then enable the VDD regulator.
52*4882a593Smuzhiyun */
53*4882a593Smuzhiyun tegra_i2c_ll_write_addr(AS3722_I2C_ADDR, 2);
54*4882a593Smuzhiyun tegra_i2c_ll_write_data(AS3722_SD0VOLTAGE_DATA, I2C_SEND_2_BYTES);
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun * Don't write SDCONTROL - it's already 0x7F, i.e. all SDs enabled.
57*4882a593Smuzhiyun * tegra_i2c_ll_write_data(AS3722_SD0CONTROL_DATA, I2C_SEND_2_BYTES);
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun udelay(10 * 1000);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun debug("%s: Setting VDD_GPU to 1.0V via AS3722 reg 6/4D\n", __func__);
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun * Bring up VDD_GPU via the AS3722 PMIC on the PWR I2C bus.
64*4882a593Smuzhiyun * First set VDD to 1.0V, then enable the VDD regulator.
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun tegra_i2c_ll_write_addr(AS3722_I2C_ADDR, 2);
67*4882a593Smuzhiyun tegra_i2c_ll_write_data(AS3722_SD6VOLTAGE_DATA, I2C_SEND_2_BYTES);
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun * Don't write SDCONTROL - it's already 0x7F, i.e. all SDs enabled.
70*4882a593Smuzhiyun * tegra_i2c_ll_write_data(AS3722_SD6CONTROL_DATA, I2C_SEND_2_BYTES);
71*4882a593Smuzhiyun */
72*4882a593Smuzhiyun udelay(10 * 1000);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun debug("%s: Set VPP_FUSE to 1.2V via AS3722 reg 0x12/4E\n", __func__);
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun * Bring up VPP_FUSE via the AS3722 PMIC on the PWR I2C bus.
77*4882a593Smuzhiyun * First set VDD to 1.2V, then enable the VDD regulator.
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun tegra_i2c_ll_write_addr(AS3722_I2C_ADDR, 2);
80*4882a593Smuzhiyun tegra_i2c_ll_write_data(AS3722_LDO2VOLTAGE_DATA, I2C_SEND_2_BYTES);
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun * Don't write LDCONTROL - it's already 0xFF, i.e. all LDOs enabled.
83*4882a593Smuzhiyun * tegra_i2c_ll_write_data(AS3722_LDO2CONTROL_DATA, I2C_SEND_2_BYTES);
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun udelay(10 * 1000);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun debug("%s: Set VDD_SDMMC to 3.3V via AS3722 reg 0x16/4E\n", __func__);
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun * Bring up VDD_SDMMC via the AS3722 PMIC on the PWR I2C bus.
90*4882a593Smuzhiyun * First set it to bypass 3.3V straight thru, then enable the regulator
91*4882a593Smuzhiyun *
92*4882a593Smuzhiyun * NOTE: We do this early because doing it later seems to hose the CPU
93*4882a593Smuzhiyun * power rail/partition startup. Need to debug.
94*4882a593Smuzhiyun */
95*4882a593Smuzhiyun tegra_i2c_ll_write_addr(AS3722_I2C_ADDR, 2);
96*4882a593Smuzhiyun tegra_i2c_ll_write_data(AS3722_LDO6VOLTAGE_DATA, I2C_SEND_2_BYTES);
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun * Don't write LDCONTROL - it's already 0xFF, i.e. all LDOs enabled.
99*4882a593Smuzhiyun * tegra_i2c_ll_write_data(AS3722_LDO6CONTROL_DATA, I2C_SEND_2_BYTES);
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun udelay(10 * 1000);
102*4882a593Smuzhiyun }
103