1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2008 Stefan Roese <sr@denx.de>, DENX Software Engineering
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2006 Micronas GmbH
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include "vct.h"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun typedef union _TOP_PINMUX_t
13*4882a593Smuzhiyun {
14*4882a593Smuzhiyun u32 reg;
15*4882a593Smuzhiyun struct {
16*4882a593Smuzhiyun u32 res : 24; /* reserved */
17*4882a593Smuzhiyun u32 drive : 2; /* Driver strength */
18*4882a593Smuzhiyun u32 slew : 1; /* Slew rate */
19*4882a593Smuzhiyun u32 strig : 1; /* Schmitt trigger input*/
20*4882a593Smuzhiyun u32 pu_pd : 2; /* Pull up/ pull down */
21*4882a593Smuzhiyun u32 funsel : 2; /* Pin function */
22*4882a593Smuzhiyun } Bits;
23*4882a593Smuzhiyun } TOP_PINMUX_t;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #if defined(CONFIG_VCT_PREMIUM) || defined(CONFIG_VCT_PLATINUM)
26*4882a593Smuzhiyun
top_read_pin(int pin)27*4882a593Smuzhiyun static TOP_PINMUX_t top_read_pin(int pin)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun TOP_PINMUX_t reg;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun switch (pin) {
32*4882a593Smuzhiyun case 2:
33*4882a593Smuzhiyun case 3:
34*4882a593Smuzhiyun case 6:
35*4882a593Smuzhiyun case 9:
36*4882a593Smuzhiyun reg.reg = 0xdeadbeef;
37*4882a593Smuzhiyun break;
38*4882a593Smuzhiyun case 4:
39*4882a593Smuzhiyun reg.reg = reg_read(FWSRAM_TOP_SCL_CFG(FWSRAM_BASE));
40*4882a593Smuzhiyun break;
41*4882a593Smuzhiyun case 5:
42*4882a593Smuzhiyun reg.reg = reg_read(FWSRAM_TOP_SDA_CFG(FWSRAM_BASE));
43*4882a593Smuzhiyun break;
44*4882a593Smuzhiyun case 7:
45*4882a593Smuzhiyun reg.reg = reg_read(FWSRAM_TOP_TDO_CFG(FWSRAM_BASE));
46*4882a593Smuzhiyun break;
47*4882a593Smuzhiyun case 8:
48*4882a593Smuzhiyun reg.reg = reg_read(FWSRAM_TOP_GPIO2_0_CFG(FWSRAM_BASE));
49*4882a593Smuzhiyun break;
50*4882a593Smuzhiyun case 10:
51*4882a593Smuzhiyun case 11:
52*4882a593Smuzhiyun case 12:
53*4882a593Smuzhiyun case 13:
54*4882a593Smuzhiyun case 14:
55*4882a593Smuzhiyun case 15:
56*4882a593Smuzhiyun case 16:
57*4882a593Smuzhiyun reg.reg = reg_read(FWSRAM_BASE + FWSRAM_TOP_GPIO2_1_CFG_OFFS +
58*4882a593Smuzhiyun ((pin - 10) * 4));
59*4882a593Smuzhiyun break;
60*4882a593Smuzhiyun default:
61*4882a593Smuzhiyun reg.reg = reg_read(TOP_BASE + (pin * 4));
62*4882a593Smuzhiyun break;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun return reg;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
top_write_pin(int pin,TOP_PINMUX_t reg)68*4882a593Smuzhiyun static void top_write_pin(int pin, TOP_PINMUX_t reg)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun switch (pin) {
72*4882a593Smuzhiyun case 4:
73*4882a593Smuzhiyun reg_write(FWSRAM_TOP_SCL_CFG(FWSRAM_BASE), reg.reg);
74*4882a593Smuzhiyun break;
75*4882a593Smuzhiyun case 5:
76*4882a593Smuzhiyun reg_write(FWSRAM_TOP_SDA_CFG(FWSRAM_BASE), reg.reg);
77*4882a593Smuzhiyun break;
78*4882a593Smuzhiyun case 7:
79*4882a593Smuzhiyun reg_write(FWSRAM_TOP_TDO_CFG(FWSRAM_BASE), reg.reg);
80*4882a593Smuzhiyun break;
81*4882a593Smuzhiyun case 8:
82*4882a593Smuzhiyun reg_write(FWSRAM_TOP_GPIO2_0_CFG(FWSRAM_BASE), reg.reg);
83*4882a593Smuzhiyun break;
84*4882a593Smuzhiyun case 10:
85*4882a593Smuzhiyun case 11:
86*4882a593Smuzhiyun case 12:
87*4882a593Smuzhiyun case 13:
88*4882a593Smuzhiyun case 14:
89*4882a593Smuzhiyun case 15:
90*4882a593Smuzhiyun case 16:
91*4882a593Smuzhiyun reg_write(FWSRAM_BASE + FWSRAM_TOP_GPIO2_1_CFG_OFFS +
92*4882a593Smuzhiyun ((pin - 10) * 4), reg.reg);
93*4882a593Smuzhiyun break;
94*4882a593Smuzhiyun default:
95*4882a593Smuzhiyun reg_write(TOP_BASE + (pin * 4), reg.reg);
96*4882a593Smuzhiyun break;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
top_set_pin(int pin,int func)100*4882a593Smuzhiyun int top_set_pin(int pin, int func)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun TOP_PINMUX_t reg;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* check global range */
105*4882a593Smuzhiyun if ((pin < 0) || (pin > 170) || (func < 0) || (func > 3))
106*4882a593Smuzhiyun return -1; /* pin number or function out of valid range */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* check undefined values; */
109*4882a593Smuzhiyun if ((pin == 2) || (pin == 3) || (pin == 6) || (pin == 9))
110*4882a593Smuzhiyun return -1; /* pin number out of valid range */
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun reg = top_read_pin(pin);
113*4882a593Smuzhiyun reg.Bits.funsel = func;
114*4882a593Smuzhiyun top_write_pin(pin, reg);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #endif
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun #if defined(CONFIG_VCT_PLATINUMAVC)
122*4882a593Smuzhiyun
top_set_pin(int pin,int func)123*4882a593Smuzhiyun int top_set_pin(int pin, int func)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun TOP_PINMUX_t reg;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* check global range */
128*4882a593Smuzhiyun if ((pin < 0) || (pin > 158))
129*4882a593Smuzhiyun return -1; /* pin number or function out of valid range */
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun reg.reg = reg_read(TOP_BASE + (pin * 4));
132*4882a593Smuzhiyun reg.Bits.funsel = func;
133*4882a593Smuzhiyun reg_write(TOP_BASE + (pin * 4), reg.reg);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return 0;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #endif
139*4882a593Smuzhiyun
vct_pin_mux_initialize(void)140*4882a593Smuzhiyun void vct_pin_mux_initialize(void)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun #if defined(CONFIG_VCT_PREMIUM) || defined(CONFIG_VCT_PLATINUM)
143*4882a593Smuzhiyun top_set_pin(34, 01); /* EBI_CS0 */
144*4882a593Smuzhiyun top_set_pin(33, 01); /* EBI_CS1 */
145*4882a593Smuzhiyun top_set_pin(32, 01); /* EBI_CS2 */
146*4882a593Smuzhiyun top_set_pin(100, 02); /* EBI_CS3 */
147*4882a593Smuzhiyun top_set_pin(101, 02); /* EBI_CS4 */
148*4882a593Smuzhiyun top_set_pin(102, 02); /* EBI_CS5 */
149*4882a593Smuzhiyun top_set_pin(103, 02); /* EBI_CS6 */
150*4882a593Smuzhiyun top_set_pin(104, 02); /* EBI_CS7 top_set_pin(104,03); EBI_GENIO3 */
151*4882a593Smuzhiyun top_set_pin(35, 01); /* EBI_ALE */
152*4882a593Smuzhiyun top_set_pin(36, 01); /* EBI_ADDR15 */
153*4882a593Smuzhiyun top_set_pin(37, 01); /* EBI_ADDR14 top_set_pin(78,03); EBI_ADDR14 */
154*4882a593Smuzhiyun top_set_pin(38, 01); /* EBI_ADDR13 */
155*4882a593Smuzhiyun top_set_pin(39, 01); /* EBI_ADDR12 */
156*4882a593Smuzhiyun top_set_pin(40, 01); /* EBI_ADDR11 */
157*4882a593Smuzhiyun top_set_pin(41, 01); /* EBI_ADDR10 */
158*4882a593Smuzhiyun top_set_pin(42, 01); /* EBI_ADDR9 */
159*4882a593Smuzhiyun top_set_pin(43, 01); /* EBI_ADDR8 */
160*4882a593Smuzhiyun top_set_pin(44, 01); /* EBI_ADDR7 */
161*4882a593Smuzhiyun top_set_pin(45, 01); /* EBI_ADDR6 */
162*4882a593Smuzhiyun top_set_pin(46, 01); /* EBI_ADDR5 */
163*4882a593Smuzhiyun top_set_pin(47, 01); /* EBI_ADDR4 */
164*4882a593Smuzhiyun top_set_pin(48, 01); /* EBI_ADDR3 */
165*4882a593Smuzhiyun top_set_pin(49, 01); /* EBI_ADDR2 */
166*4882a593Smuzhiyun top_set_pin(50, 01); /* EBI_ADDR1 */
167*4882a593Smuzhiyun top_set_pin(51, 01); /* EBI_ADDR0 */
168*4882a593Smuzhiyun top_set_pin(52, 01); /* EBI_DIR */
169*4882a593Smuzhiyun top_set_pin(53, 01); /* EBI_DAT15 top_set_pin(81,01); EBI_DAT15 */
170*4882a593Smuzhiyun top_set_pin(54, 01); /* EBI_DAT14 top_set_pin(82,01); EBI_DAT14 */
171*4882a593Smuzhiyun top_set_pin(55, 01); /* EBI_DAT13 top_set_pin(83,01); EBI_DAT13 */
172*4882a593Smuzhiyun top_set_pin(56, 01); /* EBI_DAT12 top_set_pin(84,01); EBI_DAT12 */
173*4882a593Smuzhiyun top_set_pin(57, 01); /* EBI_DAT11 top_set_pin(85,01); EBI_DAT11 */
174*4882a593Smuzhiyun top_set_pin(58, 01); /* EBI_DAT10 top_set_pin(86,01); EBI_DAT10 */
175*4882a593Smuzhiyun top_set_pin(59, 01); /* EBI_DAT9 top_set_pin(87,01); EBI_DAT9 */
176*4882a593Smuzhiyun top_set_pin(60, 01); /* EBI_DAT8 top_set_pin(88,01); EBI_DAT8 */
177*4882a593Smuzhiyun top_set_pin(61, 01); /* EBI_DAT7 */
178*4882a593Smuzhiyun top_set_pin(62, 01); /* EBI_DAT6 */
179*4882a593Smuzhiyun top_set_pin(63, 01); /* EBI_DAT5 */
180*4882a593Smuzhiyun top_set_pin(64, 01); /* EBI_DAT4 */
181*4882a593Smuzhiyun top_set_pin(65, 01); /* EBI_DAT3 */
182*4882a593Smuzhiyun top_set_pin(66, 01); /* EBI_DAT2 */
183*4882a593Smuzhiyun top_set_pin(67, 01); /* EBI_DAT1 */
184*4882a593Smuzhiyun top_set_pin(68, 01); /* EBI_DAT0 */
185*4882a593Smuzhiyun top_set_pin(69, 01); /* EBI_IORD */
186*4882a593Smuzhiyun top_set_pin(70, 01); /* EBI_IOWR */
187*4882a593Smuzhiyun top_set_pin(71, 01); /* EBI_WE */
188*4882a593Smuzhiyun top_set_pin(72, 01); /* EBI_OE */
189*4882a593Smuzhiyun top_set_pin(73, 01); /* EBI_IORDY */
190*4882a593Smuzhiyun top_set_pin(95, 02); /* EBI_EBI_DMACK*/
191*4882a593Smuzhiyun top_set_pin(112, 02); /* EBI_IRQ0 */
192*4882a593Smuzhiyun top_set_pin(111, 02); /* EBI_IRQ1 top_set_pin(111,03); EBI_DMARQ */
193*4882a593Smuzhiyun top_set_pin(107, 02); /* EBI_IRQ2 */
194*4882a593Smuzhiyun top_set_pin(108, 02); /* EBI_IRQ3 */
195*4882a593Smuzhiyun top_set_pin(30, 01); /* EBI_GENIO1 top_set_pin(99,03); EBI_GENIO1 */
196*4882a593Smuzhiyun top_set_pin(31, 01); /* EBI_GENIO2 top_set_pin(98,03); EBI_GENIO2 */
197*4882a593Smuzhiyun top_set_pin(105, 02); /* EBI_GENIO3 top_set_pin(104,03); EBI_GENIO3 */
198*4882a593Smuzhiyun top_set_pin(106, 02); /* EBI_GENIO4 top_set_pin(144,02); EBI_GENIO4 */
199*4882a593Smuzhiyun top_set_pin(109, 02); /* EBI_GENIO5 top_set_pin(142,02); EBI_GENIO5 */
200*4882a593Smuzhiyun top_set_pin(110, 02); /* EBI_BURST_CLK */
201*4882a593Smuzhiyun #endif
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #if defined(CONFIG_VCT_PLATINUMAVC)
204*4882a593Smuzhiyun top_set_pin(19, 01); /* EBI_CS0 */
205*4882a593Smuzhiyun top_set_pin(18, 01); /* EBI_CS1 */
206*4882a593Smuzhiyun top_set_pin(17, 01); /* EBI_CS2 */
207*4882a593Smuzhiyun top_set_pin(92, 02); /* EBI_CS3 */
208*4882a593Smuzhiyun top_set_pin(93, 02); /* EBI_CS4 */
209*4882a593Smuzhiyun top_set_pin(95, 02); /* EBI_CS6 */
210*4882a593Smuzhiyun top_set_pin(96, 02); /* EBI_CS7 top_set_pin(104,03); EBI_GENIO3 */
211*4882a593Smuzhiyun top_set_pin(20, 01); /* EBI_ALE */
212*4882a593Smuzhiyun top_set_pin(21, 01); /* EBI_ADDR15 */
213*4882a593Smuzhiyun top_set_pin(22, 01); /* EBI_ADDR14 top_set_pin(78,03); EBI_ADDR14 */
214*4882a593Smuzhiyun top_set_pin(23, 01); /* EBI_ADDR13 */
215*4882a593Smuzhiyun top_set_pin(24, 01); /* EBI_ADDR12 */
216*4882a593Smuzhiyun top_set_pin(25, 01); /* EBI_ADDR11 */
217*4882a593Smuzhiyun top_set_pin(26, 01); /* EBI_ADDR10 */
218*4882a593Smuzhiyun top_set_pin(27, 01); /* EBI_ADDR9 */
219*4882a593Smuzhiyun top_set_pin(28, 01); /* EBI_ADDR8 */
220*4882a593Smuzhiyun top_set_pin(29, 01); /* EBI_ADDR7 */
221*4882a593Smuzhiyun top_set_pin(30, 01); /* EBI_ADDR6 */
222*4882a593Smuzhiyun top_set_pin(31, 01); /* EBI_ADDR5 */
223*4882a593Smuzhiyun top_set_pin(32, 01); /* EBI_ADDR4 */
224*4882a593Smuzhiyun top_set_pin(33, 01); /* EBI_ADDR3 */
225*4882a593Smuzhiyun top_set_pin(34, 01); /* EBI_ADDR2 */
226*4882a593Smuzhiyun top_set_pin(35, 01); /* EBI_ADDR1 */
227*4882a593Smuzhiyun top_set_pin(36, 01); /* EBI_ADDR0 */
228*4882a593Smuzhiyun top_set_pin(37, 01); /* EBI_DIR */
229*4882a593Smuzhiyun top_set_pin(38, 01); /* EBI_DAT15 top_set_pin(81,01); EBI_DAT15 */
230*4882a593Smuzhiyun top_set_pin(39, 01); /* EBI_DAT14 top_set_pin(82,01); EBI_DAT14 */
231*4882a593Smuzhiyun top_set_pin(40, 01); /* EBI_DAT13 top_set_pin(83,01); EBI_DAT13 */
232*4882a593Smuzhiyun top_set_pin(41, 01); /* EBI_DAT12 top_set_pin(84,01); EBI_DAT12 */
233*4882a593Smuzhiyun top_set_pin(42, 01); /* EBI_DAT11 top_set_pin(85,01); EBI_DAT11 */
234*4882a593Smuzhiyun top_set_pin(43, 01); /* EBI_DAT10 top_set_pin(86,01); EBI_DAT10 */
235*4882a593Smuzhiyun top_set_pin(44, 01); /* EBI_DAT9 top_set_pin(87,01); EBI_DAT9 */
236*4882a593Smuzhiyun top_set_pin(45, 01); /* EBI_DAT8 top_set_pin(88,01); EBI_DAT8 */
237*4882a593Smuzhiyun top_set_pin(46, 01); /* EBI_DAT7 */
238*4882a593Smuzhiyun top_set_pin(47, 01); /* EBI_DAT6 */
239*4882a593Smuzhiyun top_set_pin(48, 01); /* EBI_DAT5 */
240*4882a593Smuzhiyun top_set_pin(49, 01); /* EBI_DAT4 */
241*4882a593Smuzhiyun top_set_pin(50, 01); /* EBI_DAT3 */
242*4882a593Smuzhiyun top_set_pin(51, 01); /* EBI_DAT2 */
243*4882a593Smuzhiyun top_set_pin(52, 01); /* EBI_DAT1 */
244*4882a593Smuzhiyun top_set_pin(53, 01); /* EBI_DAT0 */
245*4882a593Smuzhiyun top_set_pin(54, 01); /* EBI_IORD */
246*4882a593Smuzhiyun top_set_pin(55, 01); /* EBI_IOWR */
247*4882a593Smuzhiyun top_set_pin(56, 01); /* EBI_WE */
248*4882a593Smuzhiyun top_set_pin(57, 01); /* EBI_OE */
249*4882a593Smuzhiyun top_set_pin(58, 01); /* EBI_IORDY */
250*4882a593Smuzhiyun top_set_pin(87, 02); /* EBI_EBI_DMACK*/
251*4882a593Smuzhiyun top_set_pin(106, 02); /* EBI_IRQ0 */
252*4882a593Smuzhiyun top_set_pin(105, 02); /* EBI_IRQ1 top_set_pin(111,03); EBI_DMARQ */
253*4882a593Smuzhiyun top_set_pin(101, 02); /* EBI_IRQ2 */
254*4882a593Smuzhiyun top_set_pin(102, 02); /* EBI_IRQ3 */
255*4882a593Smuzhiyun top_set_pin(15, 01); /* EBI_GENIO1 top_set_pin(99,03); EBI_GENIO1 */
256*4882a593Smuzhiyun top_set_pin(16, 01); /* EBI_GENIO2 top_set_pin(98,03); EBI_GENIO2 */
257*4882a593Smuzhiyun top_set_pin(99, 02); /* EBI_GENIO3 top_set_pin(104,03); EBI_GENIO3 */
258*4882a593Smuzhiyun top_set_pin(100, 02); /* EBI_GENIO4 top_set_pin(144,02); EBI_GENIO4 */
259*4882a593Smuzhiyun top_set_pin(103, 02); /* EBI_GENIO5 top_set_pin(142,02); EBI_GENIO5 */
260*4882a593Smuzhiyun top_set_pin(104, 02); /* EBI_BURST_CLK */
261*4882a593Smuzhiyun #endif
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* I2C: Configure I2C-2 as GPIO to enable soft-i2c */
264*4882a593Smuzhiyun top_set_pin(0, 2); /* SCL2 on GPIO 11 */
265*4882a593Smuzhiyun top_set_pin(1, 2); /* SDA2 on GPIO 10 */
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* UART pins */
268*4882a593Smuzhiyun #if defined(CONFIG_VCT_PREMIUM) || defined(CONFIG_VCT_PLATINUM)
269*4882a593Smuzhiyun top_set_pin(141, 1);
270*4882a593Smuzhiyun top_set_pin(143, 1);
271*4882a593Smuzhiyun #endif
272*4882a593Smuzhiyun #if defined(CONFIG_VCT_PLATINUMAVC)
273*4882a593Smuzhiyun top_set_pin(107, 1);
274*4882a593Smuzhiyun top_set_pin(109, 1);
275*4882a593Smuzhiyun #endif
276*4882a593Smuzhiyun }
277