1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2009 Stefan Roese <sr@denx.de>, DENX Software Engineering 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2006 Micronas GmbH 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef _SCC_H 10*4882a593Smuzhiyun #define _SCC_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define DMA_READ 0 /* SCC read DMA */ 13*4882a593Smuzhiyun #define DMA_WRITE 1 /* SCC write DMA */ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #define DMA_LINEAR 0 /* DMA linear buffer access method */ 16*4882a593Smuzhiyun #define DMA_CYCLIC 1 /* DMA cyclic buffer access method */ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define DMA_START 0 /* DMA command - start DMA */ 19*4882a593Smuzhiyun #define DMA_STOP 1 /* DMA command - stop DMA */ 20*4882a593Smuzhiyun #define DMA_START_FH_RESET 2 /* DMA command - start DMA reset FH */ 21*4882a593Smuzhiyun #define DMA_TAKEOVER 15 /* DMA command - commit the DMA conf */ 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define AGU_ACTIVE 0 /* enable AGU address calculation */ 24*4882a593Smuzhiyun #define AGU_BYPASS 1 /* set AGU to bypass mode */ 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define USE_NO_FH 0 /* order the DMA to not use FH */ 27*4882a593Smuzhiyun #define USE_FH 1 /* order the DMA to work with FH*/ 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define SCC_DBG_IDLE 0 /* DEBUG status (idle interfaces) */ 30*4882a593Smuzhiyun #define SCC_DBG_SYNC_RES 0x0001 /* synchronuous reset */ 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define SCC_TO_IMMEDIATE 1 /* takeover command issued immediately*/ 33*4882a593Smuzhiyun #define TO_DMA_CFG 2 /* takeover command for the DMA config*/ 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun #define DMA_CMD_RESET 0 36*4882a593Smuzhiyun #define DMA_CMD_SETUP 1 37*4882a593Smuzhiyun #define DMA_CMD_START 2 38*4882a593Smuzhiyun #define DMA_CMD_STOP 3 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define DMA_STATE_RESET 0 41*4882a593Smuzhiyun #define DMA_STATE_SETUP 1 42*4882a593Smuzhiyun #define DMA_STATE_START 2 43*4882a593Smuzhiyun #define DMA_STATE_ERROR 3 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define SRMD 0 46*4882a593Smuzhiyun #define STRM_D 1 47*4882a593Smuzhiyun #define STRM_P 2 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /* 50*4882a593Smuzhiyun * Slowest Monterey domain is DVP 27 MHz (324/27 = 12; 12*16 = 192 CPU clocks) 51*4882a593Smuzhiyun */ 52*4882a593Smuzhiyun #define RESET_TIME 2 /* cycle calc see in SCC_Reset */ 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun struct scc_descriptor { 55*4882a593Smuzhiyun char *pu_name; /* PU identifier */ 56*4882a593Smuzhiyun char *scc_instance; /* SCC Name */ 57*4882a593Smuzhiyun u32 profile; /* SCC VCI_D profile */ 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun u32 base_address; /* base address of the SCC unit reg shell*/ 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun /* SCS Interconnect configuration */ 62*4882a593Smuzhiyun u32 p_scc_id; /* instance number of SCC unit */ 63*4882a593Smuzhiyun u32 p_mci_id; /* memory channel ID */ 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun /* DMA Registers configuration */ 66*4882a593Smuzhiyun u32 p_dma_channels_rd; /* Number of Read DMA channels */ 67*4882a593Smuzhiyun u32 p_dma_channels_wr; /* Number of Write DMA channels */ 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun u32 p_dma_packet_desc; /* Number of packet descriptors */ 70*4882a593Smuzhiyun u32 p_dma_mci_desc; /* Number of MCI_CFG Descriptors */ 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun int use_fh; /* the flag tells if SCC uses an FH */ 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun int p_si2ocp_id; /* instance number of SI2OCP unit */ 75*4882a593Smuzhiyun int hw_dma_cfg; /* HW or SW DMA config flag */ 76*4882a593Smuzhiyun int hw_dma_start; /* HW or SW DMA start/stop flag */ 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun u32 *buffer_tag_list; /* list of the buffer tags available */ 79*4882a593Smuzhiyun u32 *csize_list; /* list of the valid CSIZE values */ 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun struct scc_dma_state { 83*4882a593Smuzhiyun u32 scc_id:8; /* SCC id */ 84*4882a593Smuzhiyun u32 dma_id:8; /* DMA id, used for match with array idx*/ 85*4882a593Smuzhiyun u32 buffer_tag:8; /* mem buf tag, assigned to this DMA */ 86*4882a593Smuzhiyun u32 dma_status:2; /* state of DMA, of the DMA_STATE_ const*/ 87*4882a593Smuzhiyun u32 dma_drs:2; /* DMA dir, either DMA_READ or DMA_WRITE*/ 88*4882a593Smuzhiyun u32 dma_cmd:4; /* last executed command on this DMA */ 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun union scc_cmd { 92*4882a593Smuzhiyun u32 reg; 93*4882a593Smuzhiyun struct { 94*4882a593Smuzhiyun u32 res1:19; /* reserved */ 95*4882a593Smuzhiyun u32 drs:1; /* DMA Register Set */ 96*4882a593Smuzhiyun u32 rid:2; /* Register Identifier */ 97*4882a593Smuzhiyun u32 id:6; /* DMA Identifier */ 98*4882a593Smuzhiyun u32 action:4; /* DMA Command encoding */ 99*4882a593Smuzhiyun } bits; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun union scc_dma_cfg { 103*4882a593Smuzhiyun u32 reg; 104*4882a593Smuzhiyun struct { 105*4882a593Smuzhiyun u32 res1:17; /* reserved */ 106*4882a593Smuzhiyun u32 agu_mode:1; /* AGU Mode */ 107*4882a593Smuzhiyun u32 res2:1; /* reserved */ 108*4882a593Smuzhiyun u32 fh_mode:1; /* Fifo Handler */ 109*4882a593Smuzhiyun u32 buffer_type:1; /* Defines type of mem buffers */ 110*4882a593Smuzhiyun u32 mci_cfg_id:1; /* MCI_CFG register selector */ 111*4882a593Smuzhiyun u32 packet_cfg_id:1; /* PACKET_CFG register selector */ 112*4882a593Smuzhiyun u32 buffer_id:8; /* DMA Buffer Identifier */ 113*4882a593Smuzhiyun } bits; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun union scc_debug { 117*4882a593Smuzhiyun u32 reg; 118*4882a593Smuzhiyun struct { 119*4882a593Smuzhiyun u32 res1:20; /* reserved */ 120*4882a593Smuzhiyun u32 arg:8; /* SCC Debug Command Argument (#) */ 121*4882a593Smuzhiyun u32 cmd:4; /* SCC Debug Command Register */ 122*4882a593Smuzhiyun } bits; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun union scc_softwareconfiguration { 126*4882a593Smuzhiyun u32 reg; 127*4882a593Smuzhiyun struct { 128*4882a593Smuzhiyun u32 res1:28; /* reserved */ 129*4882a593Smuzhiyun u32 clock_status:1; /* clock on/off */ 130*4882a593Smuzhiyun u32 packet_select:1; /* active SCC packet id */ 131*4882a593Smuzhiyun u32 enable_status:1; /* enabled [1/0] */ 132*4882a593Smuzhiyun u32 active_status:1; /* 1=active 0=reset */ 133*4882a593Smuzhiyun } bits; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* 137*4882a593Smuzhiyun * System on Chip Channel ID 138*4882a593Smuzhiyun */ 139*4882a593Smuzhiyun enum scc_id { 140*4882a593Smuzhiyun SCC_NULL = -1, /* illegal SCC identifier */ 141*4882a593Smuzhiyun SCC_FE_3DCOMB_WR, /* SCC_FE_3DCOMB Write channel */ 142*4882a593Smuzhiyun SCC_FE_3DCOMB_RD, /* SCC_FE_3DCOMB Read channel */ 143*4882a593Smuzhiyun SCC_DI_TNR_WR, /* SCC_DI_TNR Write channel */ 144*4882a593Smuzhiyun SCC_DI_TNR_FIELD_RD, /* SCC_DI_TNR_FIELD Read channel */ 145*4882a593Smuzhiyun SCC_DI_TNR_FRAME_RD, /* SCC_DI_TNR_FRAME Read channel */ 146*4882a593Smuzhiyun SCC_DI_MVAL_WR, /* SCC_DI_MVAL Write channel */ 147*4882a593Smuzhiyun SCC_DI_MVAL_RD, /* SCC_DI_MVAL Read channel */ 148*4882a593Smuzhiyun SCC_RC_FRAME_WR, /* SCC_RC_FRAME Write channel */ 149*4882a593Smuzhiyun SCC_RC_FRAME0_RD, /* SCC_RC_FRAME0 Read channel */ 150*4882a593Smuzhiyun SCC_OPT_FIELD0_RD, /* SCC_OPT_FIELD0 Read channel */ 151*4882a593Smuzhiyun SCC_OPT_FIELD1_RD, /* SCC_OPT_FIELD1 Read channel */ 152*4882a593Smuzhiyun SCC_OPT_FIELD2_RD, /* SCC_OPT_FIELD2 Read channel */ 153*4882a593Smuzhiyun SCC_PIP_FRAME_WR, /* SCC_PIP_FRAME Write channel */ 154*4882a593Smuzhiyun SCC_PIP_FRAME_RD, /* SCC_PIP_FRAME Read channel */ 155*4882a593Smuzhiyun SCC_DP_AGPU_RD, /* SCC_DP_AGPU Read channel */ 156*4882a593Smuzhiyun SCC_EWARP_RW, /* SCC_EWARP Read/Write channel */ 157*4882a593Smuzhiyun SCC_DP_OSD_RD, /* SCC_DP_OSD Read channel */ 158*4882a593Smuzhiyun SCC_DP_GRAPHIC_RD, /* SCC_DP_GRAPHIC Read channel */ 159*4882a593Smuzhiyun SCC_DVP_OSD_RD, /* SCC_DVP_OSD Read channel */ 160*4882a593Smuzhiyun SCC_DVP_VBI_RD, /* SCC_DVP_VBI Read channel */ 161*4882a593Smuzhiyun SCC_TSIO_WR, /* SCC_TSIO Write channel */ 162*4882a593Smuzhiyun SCC_TSIO_RD, /* SCC_TSIO Read channel */ 163*4882a593Smuzhiyun SCC_TSD_WR, /* SCC_TSD Write channel */ 164*4882a593Smuzhiyun SCC_VD_UD_ST_RW, /* SCC_VD_UD_ST Read/Write channel */ 165*4882a593Smuzhiyun SCC_VD_FRR_RD, /* SCC_VD_FRR Read channel */ 166*4882a593Smuzhiyun SCC_VD_FRW_DISP_WR, /* SCC_VD_FRW_DISP Write channel */ 167*4882a593Smuzhiyun SCC_MR_VD_M_Y_RD, /* SCC_MR_VD_M_Y Read channel */ 168*4882a593Smuzhiyun SCC_MR_VD_M_C_RD, /* SCC_MR_VD_M_C Read channel */ 169*4882a593Smuzhiyun SCC_MR_VD_S_Y_RD, /* SCC_MR_VD_S_Y Read channel */ 170*4882a593Smuzhiyun SCC_MR_VD_S_C_RD, /* SCC_MR_VD_S_C Read channel */ 171*4882a593Smuzhiyun SCC_GA_WR, /* SCC_GA Write channel */ 172*4882a593Smuzhiyun SCC_GA_SRC1_RD, /* SCC_GA_SRC1 Read channel */ 173*4882a593Smuzhiyun SCC_GA_SRC2_RD, /* SCC_GA_SRC2 Read channel */ 174*4882a593Smuzhiyun SCC_AD_RD, /* SCC_AD Read channel */ 175*4882a593Smuzhiyun SCC_AD_WR, /* SCC_AD Write channel */ 176*4882a593Smuzhiyun SCC_ABP_RD, /* SCC_ABP Read channel */ 177*4882a593Smuzhiyun SCC_ABP_WR, /* SCC_ABP Write channel */ 178*4882a593Smuzhiyun SCC_EBI_RW, /* SCC_EBI Read/Write channel */ 179*4882a593Smuzhiyun SCC_USB_RW, /* SCC_USB Read/Write channel */ 180*4882a593Smuzhiyun SCC_CPU1_SPDMA_RW, /* SCC_CPU1_SPDMA Read/Write channel */ 181*4882a593Smuzhiyun SCC_CPU1_BRIDGE_RW, /* SCC_CPU1_BRIDGE Read/Write channel */ 182*4882a593Smuzhiyun SCC_MAX /* maximum limit on the SCC id */ 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun int scc_set_usb_address_generation_mode(u32 agu_mode); 186*4882a593Smuzhiyun int scc_dma_cmd(enum scc_id id, u32 cmd, u32 dma_id, u32 drs); 187*4882a593Smuzhiyun int scc_setup_dma(enum scc_id id, u32 buffer_tag, 188*4882a593Smuzhiyun u32 type, u32 fh_mode, u32 drs, u32 dma_id); 189*4882a593Smuzhiyun int scc_enable(enum scc_id id, u32 value); 190*4882a593Smuzhiyun int scc_reset(enum scc_id id, u32 value); 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun #endif /* _SCC_H */ 193