1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2008 Stefan Roese <sr@denx.de>, DENX Software Engineering
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
10*4882a593Smuzhiyun #include <linux/mtd/onenand.h>
11*4882a593Smuzhiyun #include "vct.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define BURST_SIZE_WORDS 4
14*4882a593Smuzhiyun
ebi_nand_read_word(void __iomem * addr)15*4882a593Smuzhiyun static u16 ebi_nand_read_word(void __iomem *addr)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun reg_write(EBI_CPU_IO_ACCS(EBI_BASE), (EXT_DEVICE_CHANNEL_2 | (u32)addr));
18*4882a593Smuzhiyun ebi_wait();
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun return reg_read(EBI_IO_ACCS_DATA(EBI_BASE)) >> 16;
21*4882a593Smuzhiyun }
22*4882a593Smuzhiyun
ebi_nand_write_word(u16 data,void __iomem * addr)23*4882a593Smuzhiyun static void ebi_nand_write_word(u16 data, void __iomem * addr)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun ebi_wait();
26*4882a593Smuzhiyun reg_write(EBI_IO_ACCS_DATA(EBI_BASE), (data << 16));
27*4882a593Smuzhiyun reg_write(EBI_CPU_IO_ACCS(EBI_BASE),
28*4882a593Smuzhiyun EXT_DEVICE_CHANNEL_2 | EBI_CPU_WRITE | (u32)addr);
29*4882a593Smuzhiyun ebi_wait();
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun * EBI initialization for OneNAND FLASH access
34*4882a593Smuzhiyun */
ebi_init_onenand(void)35*4882a593Smuzhiyun int ebi_init_onenand(void)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun reg_write(EBI_DEV1_CONFIG1(EBI_BASE), 0x83000);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun reg_write(EBI_DEV2_CONFIG1(EBI_BASE), 0x00403002);
40*4882a593Smuzhiyun reg_write(EBI_DEV2_CONFIG2(EBI_BASE), 0x50);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun reg_write(EBI_DEV3_CONFIG1(EBI_BASE), 0x00403002);
43*4882a593Smuzhiyun reg_write(EBI_DEV3_CONFIG2(EBI_BASE), 0x0); /* byte/word ordering */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun reg_write(EBI_DEV2_TIM1_RD1(EBI_BASE), 0x00504000);
46*4882a593Smuzhiyun reg_write(EBI_DEV2_TIM1_RD2(EBI_BASE), 0x00001000);
47*4882a593Smuzhiyun reg_write(EBI_DEV2_TIM1_WR1(EBI_BASE), 0x12002223);
48*4882a593Smuzhiyun reg_write(EBI_DEV2_TIM1_WR2(EBI_BASE), 0x3FC02220);
49*4882a593Smuzhiyun reg_write(EBI_DEV3_TIM1_RD1(EBI_BASE), 0x00504000);
50*4882a593Smuzhiyun reg_write(EBI_DEV3_TIM1_RD2(EBI_BASE), 0x00001000);
51*4882a593Smuzhiyun reg_write(EBI_DEV3_TIM1_WR1(EBI_BASE), 0x05001000);
52*4882a593Smuzhiyun reg_write(EBI_DEV3_TIM1_WR2(EBI_BASE), 0x00010200);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun reg_write(EBI_DEV2_TIM_EXT(EBI_BASE), 0xFFF00000);
55*4882a593Smuzhiyun reg_write(EBI_DEV2_EXT_ACC(EBI_BASE), 0x0FFFFFFF);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun reg_write(EBI_DEV3_TIM_EXT(EBI_BASE), 0xFFF00000);
58*4882a593Smuzhiyun reg_write(EBI_DEV3_EXT_ACC(EBI_BASE), 0x0FFFFFFF);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* prepare DMA configuration for EBI */
61*4882a593Smuzhiyun reg_write(EBI_DEV3_FIFO_CONFIG(EBI_BASE), 0x0101ff00);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* READ only no byte order change, TAG 1 used */
64*4882a593Smuzhiyun reg_write(EBI_DEV3_DMA_CONFIG2(EBI_BASE), 0x00000004);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun reg_write(EBI_TAG1_SYS_ID(EBI_BASE), 0x0); /* SCC DMA channel 0 */
67*4882a593Smuzhiyun reg_write(EBI_TAG2_SYS_ID(EBI_BASE), 0x1);
68*4882a593Smuzhiyun reg_write(EBI_TAG3_SYS_ID(EBI_BASE), 0x2);
69*4882a593Smuzhiyun reg_write(EBI_TAG4_SYS_ID(EBI_BASE), 0x3);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
memcpy_16_from_onenand(void * dst,const void * src,unsigned int len)74*4882a593Smuzhiyun static void *memcpy_16_from_onenand(void *dst, const void *src, unsigned int len)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun void *ret = dst;
77*4882a593Smuzhiyun u16 *d = dst;
78*4882a593Smuzhiyun u16 *s = (u16 *)src;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun len >>= 1;
81*4882a593Smuzhiyun while (len-- > 0)
82*4882a593Smuzhiyun *d++ = ebi_nand_read_word(s++);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return ret;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
memcpy_32_from_onenand(void * dst,const void * src,unsigned int len)87*4882a593Smuzhiyun static void *memcpy_32_from_onenand(void *dst, const void *src, unsigned int len)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun void *ret = dst;
90*4882a593Smuzhiyun u32 *d = (u32 *)dst;
91*4882a593Smuzhiyun u32 s = (u32)src;
92*4882a593Smuzhiyun u32 bytes_per_block = BURST_SIZE_WORDS * sizeof(int);
93*4882a593Smuzhiyun u32 n_blocks = len / bytes_per_block;
94*4882a593Smuzhiyun u32 block = 0;
95*4882a593Smuzhiyun u32 burst_word;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun for (block = 0; block < n_blocks; block++) {
98*4882a593Smuzhiyun /* Trigger read channel 3 */
99*4882a593Smuzhiyun reg_write(EBI_CPU_IO_ACCS(EBI_BASE),
100*4882a593Smuzhiyun (EXT_DEVICE_CHANNEL_3 | (s + (block * bytes_per_block))));
101*4882a593Smuzhiyun /* Poll status to see whether read has finished */
102*4882a593Smuzhiyun ebi_wait();
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* Squirrel the data away in a safe place */
105*4882a593Smuzhiyun for (burst_word = 0; burst_word < BURST_SIZE_WORDS; burst_word++)
106*4882a593Smuzhiyun *d++ = reg_read(EBI_IO_ACCS_DATA(EBI_BASE));
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return ret;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
memcpy_16_to_onenand(void * dst,const void * src,unsigned int len)112*4882a593Smuzhiyun static void *memcpy_16_to_onenand(void *dst, const void *src, unsigned int len)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun void *ret = dst;
115*4882a593Smuzhiyun u16 *d = dst;
116*4882a593Smuzhiyun u16 *s = (u16 *)src;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun len >>= 1;
119*4882a593Smuzhiyun while (len-- > 0)
120*4882a593Smuzhiyun ebi_nand_write_word(*s++, d++);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return ret;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
onenand_bufferram_offset(struct mtd_info * mtd,int area)125*4882a593Smuzhiyun static inline int onenand_bufferram_offset(struct mtd_info *mtd, int area)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct onenand_chip *this = mtd->priv;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (ONENAND_CURRENT_BUFFERRAM(this)) {
130*4882a593Smuzhiyun if (area == ONENAND_DATARAM)
131*4882a593Smuzhiyun return mtd->writesize;
132*4882a593Smuzhiyun if (area == ONENAND_SPARERAM)
133*4882a593Smuzhiyun return mtd->oobsize;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun return 0;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
ebi_read_bufferram(struct mtd_info * mtd,loff_t addr,int area,unsigned char * buffer,int offset,size_t count)139*4882a593Smuzhiyun static int ebi_read_bufferram(struct mtd_info *mtd, loff_t addr, int area,
140*4882a593Smuzhiyun unsigned char *buffer, int offset,
141*4882a593Smuzhiyun size_t count)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct onenand_chip *this = mtd->priv;
144*4882a593Smuzhiyun void __iomem *bufferram;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun bufferram = this->base + area;
147*4882a593Smuzhiyun bufferram += onenand_bufferram_offset(mtd, area);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (count < 4)
150*4882a593Smuzhiyun memcpy_16_from_onenand(buffer, bufferram + offset, count);
151*4882a593Smuzhiyun else
152*4882a593Smuzhiyun memcpy_32_from_onenand(buffer, bufferram + offset, count);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
ebi_write_bufferram(struct mtd_info * mtd,loff_t addr,int area,const unsigned char * buffer,int offset,size_t count)157*4882a593Smuzhiyun static int ebi_write_bufferram(struct mtd_info *mtd, loff_t addr, int area,
158*4882a593Smuzhiyun const unsigned char *buffer, int offset,
159*4882a593Smuzhiyun size_t count)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct onenand_chip *this = mtd->priv;
162*4882a593Smuzhiyun void __iomem *bufferram;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun bufferram = this->base + area;
165*4882a593Smuzhiyun bufferram += onenand_bufferram_offset(mtd, area);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun memcpy_16_to_onenand(bufferram + offset, buffer, count);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
onenand_board_init(struct mtd_info * mtd)172*4882a593Smuzhiyun int onenand_board_init(struct mtd_info *mtd)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun struct onenand_chip *chip = mtd->priv;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun * Insert board specific OneNAND access functions
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun chip->read_word = ebi_nand_read_word;
180*4882a593Smuzhiyun chip->write_word = ebi_nand_write_word;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun chip->read_bufferram = ebi_read_bufferram;
183*4882a593Smuzhiyun chip->write_bufferram = ebi_write_bufferram;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return 0;
186*4882a593Smuzhiyun }
187