1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2014 Stefan Roese <sr@denx.de>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <miiphy.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/cpu.h>
11*4882a593Smuzhiyun #include <asm/arch/soc.h>
12*4882a593Smuzhiyun #include <linux/mbus.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "../drivers/ddr/marvell/axp/ddr3_hw_training.h"
15*4882a593Smuzhiyun #include "../arch/arm/mach-mvebu/serdes/axp/high_speed_env_spec.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Base addresses for the external device chip selects */
20*4882a593Smuzhiyun #define DEV_CS0_BASE 0xe0000000
21*4882a593Smuzhiyun #define DEV_CS1_BASE 0xe1000000
22*4882a593Smuzhiyun #define DEV_CS2_BASE 0xe2000000
23*4882a593Smuzhiyun #define DEV_CS3_BASE 0xe3000000
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* DDR3 static configuration */
26*4882a593Smuzhiyun MV_DRAM_MC_INIT ddr3_b0_maxbcm[MV_MAX_DDR3_STATIC_SIZE] = {
27*4882a593Smuzhiyun {0x00001400, 0x7301CC30}, /* DDR SDRAM Configuration Register */
28*4882a593Smuzhiyun {0x00001404, 0x30000820}, /* Dunit Control Low Register */
29*4882a593Smuzhiyun {0x00001408, 0x5515BAAB}, /* DDR SDRAM Timing (Low) Register */
30*4882a593Smuzhiyun {0x0000140C, 0x38DA3F97}, /* DDR SDRAM Timing (High) Register */
31*4882a593Smuzhiyun {0x00001410, 0x20100005}, /* DDR SDRAM Address Control Register */
32*4882a593Smuzhiyun {0x00001414, 0x0000F3FF}, /* DDR SDRAM Open Pages Control Reg */
33*4882a593Smuzhiyun {0x00001418, 0x00000e00}, /* DDR SDRAM Operation Register */
34*4882a593Smuzhiyun {0x0000141C, 0x00000672}, /* DDR SDRAM Mode Register */
35*4882a593Smuzhiyun {0x00001420, 0x00000004}, /* DDR SDRAM Extended Mode Register */
36*4882a593Smuzhiyun {0x00001424, 0x0000F3FF}, /* Dunit Control High Register */
37*4882a593Smuzhiyun {0x00001428, 0x0011A940}, /* Dunit Control High Register */
38*4882a593Smuzhiyun {0x0000142C, 0x014C5134}, /* Dunit Control High Register */
39*4882a593Smuzhiyun {0x0000147C, 0x0000D771},
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun {0x00001494, 0x00010000}, /* DDR SDRAM ODT Control (Low) Reg */
42*4882a593Smuzhiyun {0x0000149C, 0x00000001}, /* DDR Dunit ODT Control Register */
43*4882a593Smuzhiyun {0x000014A0, 0x00000001},
44*4882a593Smuzhiyun {0x000014A8, 0x00000101},
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* Recommended Settings from Marvell for 4 x 16 bit devices: */
47*4882a593Smuzhiyun {0x000014C0, 0x192424C9}, /* DRAM addr and Ctrl Driving Strenght*/
48*4882a593Smuzhiyun {0x000014C4, 0xAAA24C9}, /* DRAM Data and DQS Driving Strenght */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * DO NOT Modify - Open Mbus Window - 2G - Mbus is required for the
52*4882a593Smuzhiyun * training sequence
53*4882a593Smuzhiyun */
54*4882a593Smuzhiyun {0x000200e8, 0x3FFF0E01},
55*4882a593Smuzhiyun {0x00020184, 0x3FFFFFE0}, /* Close fast path Window to - 2G */
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun {0x0001504, 0x3FFFFFE1}, /* CS0 Size */
58*4882a593Smuzhiyun {0x000150C, 0x00000000}, /* CS1 Size */
59*4882a593Smuzhiyun {0x0001514, 0x00000000}, /* CS2 Size */
60*4882a593Smuzhiyun {0x000151C, 0x00000000}, /* CS3 Size */
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun {0x0020220, 0x00000007}, /* Reserved */
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun {0x00001538, 0x0000000B}, /* Read Data Sample Delays Register */
65*4882a593Smuzhiyun {0x0000153C, 0x0000000B}, /* Read Data Ready Delay Register */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun {0x000015D0, 0x00000670}, /* MR0 */
68*4882a593Smuzhiyun {0x000015D4, 0x00000044}, /* MR1 */
69*4882a593Smuzhiyun {0x000015D8, 0x00000018}, /* MR2 */
70*4882a593Smuzhiyun {0x000015DC, 0x00000000}, /* MR3 */
71*4882a593Smuzhiyun {0x000015E0, 0x00000001},
72*4882a593Smuzhiyun {0x000015E4, 0x00203c18}, /* ZQDS Configuration Register */
73*4882a593Smuzhiyun {0x000015EC, 0xF800A225}, /* DDR PHY */
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun {0x0, 0x0}
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun MV_DRAM_MODES maxbcm_ddr_modes[MV_DDR3_MODES_NUMBER] = {
79*4882a593Smuzhiyun {"maxbcm_1600-800", 0xB, 0x5, 0x0, A0, ddr3_b0_maxbcm, NULL},
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun extern MV_SERDES_CHANGE_M_PHY serdes_change_m_phy[];
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* MAXBCM: SERDES 0-4 PCIE, Serdes 7 = SGMII 0, all others = unconnected */
85*4882a593Smuzhiyun MV_BIN_SERDES_CFG maxbcm_serdes_cfg[] = {
86*4882a593Smuzhiyun { MV_PEX_ROOT_COMPLEX, 0x20011111, 0x00000000,
87*4882a593Smuzhiyun { PEX_BUS_MODE_X1, PEX_BUS_MODE_X1, PEX_BUS_DISABLED,
88*4882a593Smuzhiyun PEX_BUS_DISABLED },
89*4882a593Smuzhiyun 0x1f, serdes_change_m_phy
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
ddr3_get_static_ddr_mode(void)93*4882a593Smuzhiyun MV_DRAM_MODES *ddr3_get_static_ddr_mode(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun /* Only one mode supported for this board */
96*4882a593Smuzhiyun return &maxbcm_ddr_modes[0];
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
board_serdes_cfg_get(u8 pex_mode)99*4882a593Smuzhiyun MV_BIN_SERDES_CFG *board_serdes_cfg_get(u8 pex_mode)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun return &maxbcm_serdes_cfg[0];
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
board_early_init_f(void)104*4882a593Smuzhiyun int board_early_init_f(void)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun * Don't configure MPP (pin multiplexing) and GPIO here,
108*4882a593Smuzhiyun * its already done in bin_hdr
109*4882a593Smuzhiyun */
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * Setup some board specific mbus address windows
113*4882a593Smuzhiyun */
114*4882a593Smuzhiyun mbus_dt_setup_win(&mbus_state, DEV_CS0_BASE, 16 << 20,
115*4882a593Smuzhiyun CPU_TARGET_DEVICEBUS_BOOTROM_SPI, CPU_ATTR_DEV_CS0);
116*4882a593Smuzhiyun mbus_dt_setup_win(&mbus_state, DEV_CS1_BASE, 16 << 20,
117*4882a593Smuzhiyun CPU_TARGET_DEVICEBUS_BOOTROM_SPI, CPU_ATTR_DEV_CS1);
118*4882a593Smuzhiyun mbus_dt_setup_win(&mbus_state, DEV_CS2_BASE, 16 << 20,
119*4882a593Smuzhiyun CPU_TARGET_DEVICEBUS_BOOTROM_SPI, CPU_ATTR_DEV_CS2);
120*4882a593Smuzhiyun mbus_dt_setup_win(&mbus_state, DEV_CS3_BASE, 16 << 20,
121*4882a593Smuzhiyun CPU_TARGET_DEVICEBUS_BOOTROM_SPI, CPU_ATTR_DEV_CS3);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
board_init(void)126*4882a593Smuzhiyun int board_init(void)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun /* adress of boot parameters */
129*4882a593Smuzhiyun gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun return 0;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
checkboard(void)134*4882a593Smuzhiyun int checkboard(void)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun puts("Board: maxBCM\n");
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Configure and enable MV88E6185 switch */
board_phy_config(struct phy_device * phydev)142*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun * todo:
146*4882a593Smuzhiyun * Fill this with the real setup / config code.
147*4882a593Smuzhiyun * Please see board/Marvell/db-mv784mp-gp/db-mv784mp-gp.c
148*4882a593Smuzhiyun * for details.
149*4882a593Smuzhiyun */
150*4882a593Smuzhiyun printf("88E6185 Initialized\n");
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun }
153