1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2011
3*4882a593Smuzhiyun * Logic Product Development <www.logicpd.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author :
6*4882a593Smuzhiyun * Peter Barada <peter.barada@logicpd.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Derived from Beagle Board and 3430 SDP code by
9*4882a593Smuzhiyun * Richard Woodruff <r-woodruff2@ti.com>
10*4882a593Smuzhiyun * Syed Mohammed Khasim <khasim@ti.com>
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun #include <common.h>
15*4882a593Smuzhiyun #include <dm.h>
16*4882a593Smuzhiyun #include <ns16550.h>
17*4882a593Smuzhiyun #include <netdev.h>
18*4882a593Smuzhiyun #include <flash.h>
19*4882a593Smuzhiyun #include <nand.h>
20*4882a593Smuzhiyun #include <i2c.h>
21*4882a593Smuzhiyun #include <twl4030.h>
22*4882a593Smuzhiyun #include <asm/io.h>
23*4882a593Smuzhiyun #include <asm/arch/mmc_host_def.h>
24*4882a593Smuzhiyun #include <asm/arch/mux.h>
25*4882a593Smuzhiyun #include <asm/arch/mem.h>
26*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
27*4882a593Smuzhiyun #include <asm/gpio.h>
28*4882a593Smuzhiyun #include <asm/mach-types.h>
29*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
30*4882a593Smuzhiyun #include <asm/omap_musb.h>
31*4882a593Smuzhiyun #include <linux/errno.h>
32*4882a593Smuzhiyun #include <linux/usb/ch9.h>
33*4882a593Smuzhiyun #include <linux/usb/gadget.h>
34*4882a593Smuzhiyun #include <linux/usb/musb.h>
35*4882a593Smuzhiyun #include "omap3logic.h"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* This is only needed until SPL gets OF support */
40*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
41*4882a593Smuzhiyun static const struct ns16550_platdata omap3logic_serial = {
42*4882a593Smuzhiyun .base = OMAP34XX_UART1,
43*4882a593Smuzhiyun .reg_shift = 2,
44*4882a593Smuzhiyun .clock = V_NS16550_CLK,
45*4882a593Smuzhiyun .fcr = UART_FCR_DEFVAL,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun U_BOOT_DEVICE(omap3logic_uart) = {
49*4882a593Smuzhiyun "ns16550_serial",
50*4882a593Smuzhiyun &omap3logic_serial
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun #endif
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun * two dimensional array of strucures containining board name and Linux
56*4882a593Smuzhiyun * machine IDs; row it selected based on CPU column is slected based
57*4882a593Smuzhiyun * on hsusb0_data5 pin having a pulldown resistor
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun static struct board_id {
60*4882a593Smuzhiyun char *name;
61*4882a593Smuzhiyun int machine_id;
62*4882a593Smuzhiyun char *fdtfile;
63*4882a593Smuzhiyun } boards[2][2] = {
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun .name = "OMAP35xx SOM LV",
67*4882a593Smuzhiyun .machine_id = MACH_TYPE_OMAP3530_LV_SOM,
68*4882a593Smuzhiyun .fdtfile = "logicpd-som-lv-35xx-devkit.dtb",
69*4882a593Smuzhiyun },
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun .name = "OMAP35xx Torpedo",
72*4882a593Smuzhiyun .machine_id = MACH_TYPE_OMAP3_TORPEDO,
73*4882a593Smuzhiyun .fdtfile = "logicpd-torpedo-35xx-devkit.dtb",
74*4882a593Smuzhiyun },
75*4882a593Smuzhiyun },
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun .name = "DM37xx SOM LV",
79*4882a593Smuzhiyun .fdtfile = "logicpd-som-lv-37xx-devkit.dtb",
80*4882a593Smuzhiyun },
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun .name = "DM37xx Torpedo",
83*4882a593Smuzhiyun .fdtfile = "logicpd-torpedo-37xx-devkit.dtb",
84*4882a593Smuzhiyun },
85*4882a593Smuzhiyun },
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #ifdef CONFIG_SPL_OS_BOOT
spl_start_uboot(void)89*4882a593Smuzhiyun int spl_start_uboot(void)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun /* break into full u-boot on 'c' */
92*4882a593Smuzhiyun return serial_tstc() && serial_getc() == 'c';
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun #endif
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #if defined(CONFIG_SPL_BUILD)
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun * Routine: get_board_mem_timings
99*4882a593Smuzhiyun * Description: If we use SPL then there is no x-loader nor config header
100*4882a593Smuzhiyun * so we have to setup the DDR timings ourself on the first bank. This
101*4882a593Smuzhiyun * provides the timing values back to the function that configures
102*4882a593Smuzhiyun * the memory.
103*4882a593Smuzhiyun */
get_board_mem_timings(struct board_sdrc_timings * timings)104*4882a593Smuzhiyun void get_board_mem_timings(struct board_sdrc_timings *timings)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun timings->mr = MICRON_V_MR_165;
107*4882a593Smuzhiyun /* 256MB DDR */
108*4882a593Smuzhiyun timings->mcfg = MICRON_V_MCFG_200(256 << 20);
109*4882a593Smuzhiyun timings->ctrla = MICRON_V_ACTIMA_200;
110*4882a593Smuzhiyun timings->ctrlb = MICRON_V_ACTIMB_200;
111*4882a593Smuzhiyun timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun #endif
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #ifdef CONFIG_USB_MUSB_OMAP2PLUS
116*4882a593Smuzhiyun static struct musb_hdrc_config musb_config = {
117*4882a593Smuzhiyun .multipoint = 1,
118*4882a593Smuzhiyun .dyn_fifo = 1,
119*4882a593Smuzhiyun .num_eps = 16,
120*4882a593Smuzhiyun .ram_bits = 12,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static struct omap_musb_board_data musb_board_data = {
124*4882a593Smuzhiyun .interface_type = MUSB_INTERFACE_ULPI,
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun static struct musb_hdrc_platform_data musb_plat = {
128*4882a593Smuzhiyun #if defined(CONFIG_USB_MUSB_HOST)
129*4882a593Smuzhiyun .mode = MUSB_HOST,
130*4882a593Smuzhiyun #elif defined(CONFIG_USB_MUSB_GADGET)
131*4882a593Smuzhiyun .mode = MUSB_PERIPHERAL,
132*4882a593Smuzhiyun #else
133*4882a593Smuzhiyun #error "Please define either CONFIG_USB_MUSB_HOST or CONFIG_USB_MUSB_GADGET"
134*4882a593Smuzhiyun #endif
135*4882a593Smuzhiyun .config = &musb_config,
136*4882a593Smuzhiyun .power = 100,
137*4882a593Smuzhiyun .platform_ops = &omap2430_ops,
138*4882a593Smuzhiyun .board_data = &musb_board_data,
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun #endif
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun * Routine: misc_init_r
145*4882a593Smuzhiyun * Description: Configure board specific parts
146*4882a593Smuzhiyun */
misc_init_r(void)147*4882a593Smuzhiyun int misc_init_r(void)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun twl4030_power_init();
150*4882a593Smuzhiyun omap_die_id_display();
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #ifdef CONFIG_USB_MUSB_OMAP2PLUS
153*4882a593Smuzhiyun musb_register(&musb_plat, &musb_board_data, (void *)MUSB_BASE);
154*4882a593Smuzhiyun #endif
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun * BOARD_ID_GPIO - GPIO of pin with optional pulldown resistor on SOM LV
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun #define BOARD_ID_GPIO 189 /* hsusb0_data5 pin */
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * Routine: board_init
166*4882a593Smuzhiyun * Description: Early hardware init.
167*4882a593Smuzhiyun */
board_init(void)168*4882a593Smuzhiyun int board_init(void)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* boot param addr */
173*4882a593Smuzhiyun gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)179*4882a593Smuzhiyun int board_late_init(void)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct board_id *board;
182*4882a593Smuzhiyun unsigned int val;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun * To identify between a SOM LV and Torpedo module,
186*4882a593Smuzhiyun * a pulldown resistor is on hsusb0_data5 for the SOM LV module.
187*4882a593Smuzhiyun * Drive the pin (and let it soak), then read it back.
188*4882a593Smuzhiyun * If the pin is still high its a Torpedo. If low its a SOM LV
189*4882a593Smuzhiyun */
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* Mux hsusb0_data5 as a GPIO */
192*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA5), (IEN | PTD | DIS | M4));
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (gpio_request(BOARD_ID_GPIO, "husb0_data5.gpio_189") == 0) {
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun * Drive BOARD_ID_GPIO - the pulldown resistor on the SOM LV
198*4882a593Smuzhiyun * will drain the voltage.
199*4882a593Smuzhiyun */
200*4882a593Smuzhiyun gpio_direction_output(BOARD_ID_GPIO, 0);
201*4882a593Smuzhiyun gpio_set_value(BOARD_ID_GPIO, 1);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* Let it soak for a bit */
204*4882a593Smuzhiyun sdelay(0x100);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun * Read state of BOARD_ID_GPIO as an input and if its set.
208*4882a593Smuzhiyun * If so the board is a Torpedo
209*4882a593Smuzhiyun */
210*4882a593Smuzhiyun gpio_direction_input(BOARD_ID_GPIO);
211*4882a593Smuzhiyun val = gpio_get_value(BOARD_ID_GPIO);
212*4882a593Smuzhiyun gpio_free(BOARD_ID_GPIO);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun board = &boards[!!(get_cpu_family() == CPU_OMAP36XX)][!!val];
215*4882a593Smuzhiyun printf("Board: %s\n", board->name);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Set the machine_id passed to Linux */
218*4882a593Smuzhiyun if (board->machine_id)
219*4882a593Smuzhiyun gd->bd->bi_arch_number = board->machine_id;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* If the user has not set fdtimage, set the default */
222*4882a593Smuzhiyun if (!env_get("fdtimage"))
223*4882a593Smuzhiyun env_set("fdtimage", board->fdtfile);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* restore hsusb0_data5 pin as hsusb0_data5 */
227*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA5), (IEN | PTD | DIS | M0));
228*4882a593Smuzhiyun return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun #endif
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #if defined(CONFIG_MMC)
board_mmc_init(bd_t * bis)233*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun return omap_mmc_init(0, 0, 0, -1, -1);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun #endif
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #if defined(CONFIG_MMC)
board_mmc_power_init(void)240*4882a593Smuzhiyun void board_mmc_power_init(void)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun twl4030_power_mmc_init(0);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun #endif
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun #ifdef CONFIG_SMC911X
247*4882a593Smuzhiyun /* GPMC CS1 settings for Logic SOM LV/Torpedo LAN92xx Ethernet chip */
248*4882a593Smuzhiyun static const u32 gpmc_lan92xx_config[] = {
249*4882a593Smuzhiyun NET_LAN92XX_GPMC_CONFIG1,
250*4882a593Smuzhiyun NET_LAN92XX_GPMC_CONFIG2,
251*4882a593Smuzhiyun NET_LAN92XX_GPMC_CONFIG3,
252*4882a593Smuzhiyun NET_LAN92XX_GPMC_CONFIG4,
253*4882a593Smuzhiyun NET_LAN92XX_GPMC_CONFIG5,
254*4882a593Smuzhiyun NET_LAN92XX_GPMC_CONFIG6,
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
board_eth_init(bd_t * bis)257*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun enable_gpmc_cs_config(gpmc_lan92xx_config, &gpmc_cfg->cs[1],
260*4882a593Smuzhiyun CONFIG_SMC911X_BASE, GPMC_SIZE_16M);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return smc911x_initialize(0, CONFIG_SMC911X_BASE);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun #endif
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun * IEN - Input Enable
268*4882a593Smuzhiyun * IDIS - Input Disable
269*4882a593Smuzhiyun * PTD - Pull type Down
270*4882a593Smuzhiyun * PTU - Pull type Up
271*4882a593Smuzhiyun * DIS - Pull type selection is inactive
272*4882a593Smuzhiyun * EN - Pull type selection is active
273*4882a593Smuzhiyun * M0 - Mode 0
274*4882a593Smuzhiyun * The commented string gives the final mux configuration for that pin
275*4882a593Smuzhiyun */
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun * Routine: set_muxconf_regs
279*4882a593Smuzhiyun * Description: Setting up the configuration Mux registers specific to the
280*4882a593Smuzhiyun * hardware. Many pins need to be moved from protect to primary
281*4882a593Smuzhiyun * mode.
282*4882a593Smuzhiyun */
set_muxconf_regs(void)283*4882a593Smuzhiyun void set_muxconf_regs(void)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)); /*SDRC_D0*/
286*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)); /*SDRC_D1*/
287*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)); /*SDRC_D2*/
288*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)); /*SDRC_D3*/
289*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)); /*SDRC_D4*/
290*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)); /*SDRC_D5*/
291*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)); /*SDRC_D6*/
292*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)); /*SDRC_D7*/
293*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)); /*SDRC_D8*/
294*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)); /*SDRC_D9*/
295*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D10), (IEN | PTD | DIS | M0)); /*SDRC_D10*/
296*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D11), (IEN | PTD | DIS | M0)); /*SDRC_D11*/
297*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D12), (IEN | PTD | DIS | M0)); /*SDRC_D12*/
298*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D13), (IEN | PTD | DIS | M0)); /*SDRC_D13*/
299*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D14), (IEN | PTD | DIS | M0)); /*SDRC_D14*/
300*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D15), (IEN | PTD | DIS | M0)); /*SDRC_D15*/
301*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D16), (IEN | PTD | DIS | M0)); /*SDRC_D16*/
302*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D17), (IEN | PTD | DIS | M0)); /*SDRC_D17*/
303*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D18), (IEN | PTD | DIS | M0)); /*SDRC_D18*/
304*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D19), (IEN | PTD | DIS | M0)); /*SDRC_D19*/
305*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D20), (IEN | PTD | DIS | M0)); /*SDRC_D20*/
306*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D21), (IEN | PTD | DIS | M0)); /*SDRC_D21*/
307*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D22), (IEN | PTD | DIS | M0)); /*SDRC_D22*/
308*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D23), (IEN | PTD | DIS | M0)); /*SDRC_D23*/
309*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D24), (IEN | PTD | DIS | M0)); /*SDRC_D24*/
310*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D25), (IEN | PTD | DIS | M0)); /*SDRC_D25*/
311*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D26), (IEN | PTD | DIS | M0)); /*SDRC_D26*/
312*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D27), (IEN | PTD | DIS | M0)); /*SDRC_D27*/
313*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D28), (IEN | PTD | DIS | M0)); /*SDRC_D28*/
314*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D29), (IEN | PTD | DIS | M0)); /*SDRC_D29*/
315*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D30), (IEN | PTD | DIS | M0)); /*SDRC_D30*/
316*4882a593Smuzhiyun MUX_VAL(CP(SDRC_D31), (IEN | PTD | DIS | M0)); /*SDRC_D31*/
317*4882a593Smuzhiyun MUX_VAL(CP(SDRC_CLK), (IEN | PTD | DIS | M0)); /*SDRC_CLK*/
318*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS0), (IEN | PTD | DIS | M0)); /*SDRC_DQS0*/
319*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS1), (IEN | PTD | DIS | M0)); /*SDRC_DQS1*/
320*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS2), (IEN | PTD | DIS | M0)); /*SDRC_DQS2*/
321*4882a593Smuzhiyun MUX_VAL(CP(SDRC_DQS3), (IEN | PTD | DIS | M0)); /*SDRC_DQS3*/
322*4882a593Smuzhiyun MUX_VAL(CP(SDRC_CKE0), (IDIS | PTU | EN | M0)); /*SDRC_CKE0*/
323*4882a593Smuzhiyun MUX_VAL(CP(SDRC_CKE1), (IDIS | PTU | DIS | M0)); /*SDRC_CKE1*/
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A1), (IDIS | PTU | EN | M0)); /*GPMC_A1*/
326*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A2), (IDIS | PTU | EN | M0)); /*GPMC_A2*/
327*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A3), (IDIS | PTU | EN | M0)); /*GPMC_A3*/
328*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A4), (IDIS | PTU | EN | M0)); /*GPMC_A4*/
329*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A5), (IDIS | PTU | EN | M0)); /*GPMC_A5*/
330*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A6), (IDIS | PTU | EN | M0)); /*GPMC_A6*/
331*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A7), (IDIS | PTU | EN | M0)); /*GPMC_A7*/
332*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A8), (IDIS | PTU | EN | M0)); /*GPMC_A8*/
333*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A9), (IDIS | PTU | EN | M0)); /*GPMC_A9*/
334*4882a593Smuzhiyun MUX_VAL(CP(GPMC_A10), (IDIS | PTU | EN | M0)); /*GPMC_A10*/
335*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D0), (IEN | PTU | EN | M0)); /*GPMC_D0*/
336*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D1), (IEN | PTU | EN | M0)); /*GPMC_D1*/
337*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D2), (IEN | PTU | EN | M0)); /*GPMC_D2*/
338*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D3), (IEN | PTU | EN | M0)); /*GPMC_D3*/
339*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D4), (IEN | PTU | EN | M0)); /*GPMC_D4*/
340*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D5), (IEN | PTU | EN | M0)); /*GPMC_D5*/
341*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D6), (IEN | PTU | EN | M0)); /*GPMC_D6*/
342*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D7), (IEN | PTU | EN | M0)); /*GPMC_D7*/
343*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D8), (IEN | PTU | EN | M0)); /*GPMC_D8*/
344*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D9), (IEN | PTU | EN | M0)); /*GPMC_D9*/
345*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D10), (IEN | PTU | EN | M0)); /*GPMC_D10*/
346*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D11), (IEN | PTU | EN | M0)); /*GPMC_D11*/
347*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D12), (IEN | PTU | EN | M0)); /*GPMC_D12*/
348*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D13), (IEN | PTU | EN | M0)); /*GPMC_D13*/
349*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D14), (IEN | PTU | EN | M0)); /*GPMC_D14*/
350*4882a593Smuzhiyun MUX_VAL(CP(GPMC_D15), (IEN | PTU | EN | M0)); /*GPMC_D15*/
351*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS0), (IDIS | PTU | EN | M0)); /*GPMC_nCS0*/
352*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS1), (IDIS | PTU | EN | M0)); /*GPMC_nCS1*/
353*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS2), (IDIS | PTU | EN | M0)); /*GPMC_nCS2*/
354*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS3), (IDIS | PTU | EN | M0)); /*GPMC_nCS3*/
355*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS4), (IEN | PTU | EN | M0)); /*GPMC_nCS4*/
356*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS5), (IDIS | PTU | EN | M0)); /*GPMC_nCS5*/
357*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS6), (IEN | PTU | EN | M0)); /*GPMC_nCS6*/
358*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NCS7), (IEN | PTU | EN | M0)); /*GPMC_nCS7*/
359*4882a593Smuzhiyun MUX_VAL(CP(GPMC_CLK), (IDIS | PTU | EN | M0)); /*GPMC_CLK*/
360*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NADV_ALE), (IDIS | PTD | DIS | M0)); /*GPMC_nADV_ALE*/
361*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NOE), (IDIS | PTD | DIS | M0)); /*GPMC_nOE*/
362*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NWE), (IDIS | PTD | DIS | M0)); /*GPMC_nWE*/
363*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NBE0_CLE), (IDIS | PTU | EN | M0)); /*GPMC_nBE0_CLE*/
364*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NBE1), (IEN | PTU | EN | M0)); /*GPMC_nBE1*/
365*4882a593Smuzhiyun MUX_VAL(CP(GPMC_NWP), (IEN | PTD | DIS | M0)); /*GPMC_nWP*/
366*4882a593Smuzhiyun MUX_VAL(CP(GPMC_WAIT0), (IEN | PTU | EN | M0)); /*GPMC_WAIT0*/
367*4882a593Smuzhiyun MUX_VAL(CP(GPMC_WAIT1), (IEN | PTU | EN | M0)); /*GPMC_WAIT1*/
368*4882a593Smuzhiyun MUX_VAL(CP(GPMC_WAIT2), (IEN | PTU | EN | M4)); /*GPIO_64*/
369*4882a593Smuzhiyun MUX_VAL(CP(GPMC_WAIT3), (IEN | PTU | EN | M0)); /*GPMC_WAIT3*/
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun MUX_VAL(CP(CAM_HS), (IEN | PTU | EN | M0)); /*CAM_HS */
372*4882a593Smuzhiyun MUX_VAL(CP(CAM_VS), (IEN | PTU | EN | M0)); /*CAM_VS */
373*4882a593Smuzhiyun MUX_VAL(CP(CAM_XCLKA), (IDIS | PTD | DIS | M0)); /*CAM_XCLKA*/
374*4882a593Smuzhiyun MUX_VAL(CP(CAM_PCLK), (IEN | PTU | EN | M0)); /*CAM_PCLK*/
375*4882a593Smuzhiyun MUX_VAL(CP(CAM_FLD), (IDIS | PTD | DIS | M4)); /*GPIO_98*/
376*4882a593Smuzhiyun MUX_VAL(CP(CAM_D0), (IEN | PTD | DIS | M0)); /*CAM_D0*/
377*4882a593Smuzhiyun MUX_VAL(CP(CAM_D1), (IEN | PTD | DIS | M0)); /*CAM_D1*/
378*4882a593Smuzhiyun MUX_VAL(CP(CAM_D2), (IEN | PTD | DIS | M0)); /*CAM_D2*/
379*4882a593Smuzhiyun MUX_VAL(CP(CAM_D3), (IEN | PTD | DIS | M0)); /*CAM_D3*/
380*4882a593Smuzhiyun MUX_VAL(CP(CAM_D4), (IEN | PTD | DIS | M0)); /*CAM_D4*/
381*4882a593Smuzhiyun MUX_VAL(CP(CAM_D5), (IEN | PTD | DIS | M0)); /*CAM_D5*/
382*4882a593Smuzhiyun MUX_VAL(CP(CAM_D6), (IEN | PTD | DIS | M0)); /*CAM_D6*/
383*4882a593Smuzhiyun MUX_VAL(CP(CAM_D7), (IEN | PTD | DIS | M0)); /*CAM_D7*/
384*4882a593Smuzhiyun MUX_VAL(CP(CAM_D8), (IEN | PTD | DIS | M0)); /*CAM_D8*/
385*4882a593Smuzhiyun MUX_VAL(CP(CAM_D9), (IEN | PTD | DIS | M0)); /*CAM_D9*/
386*4882a593Smuzhiyun MUX_VAL(CP(CAM_D10), (IEN | PTD | DIS | M0)); /*CAM_D10*/
387*4882a593Smuzhiyun MUX_VAL(CP(CAM_D11), (IEN | PTD | DIS | M0)); /*CAM_D11*/
388*4882a593Smuzhiyun MUX_VAL(CP(CAM_XCLKB), (IDIS | PTD | DIS | M0)); /*CAM_XCLKB*/
389*4882a593Smuzhiyun MUX_VAL(CP(CAM_WEN), (IEN | PTD | DIS | M4)); /*GPIO_167*/
390*4882a593Smuzhiyun MUX_VAL(CP(CAM_STROBE), (IDIS | PTD | DIS | M0)); /*CAM_STROBE*/
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun MUX_VAL(CP(CSI2_DX0), (IEN | PTD | DIS | M0)); /*CSI2_DX0*/
393*4882a593Smuzhiyun MUX_VAL(CP(CSI2_DY0), (IEN | PTD | DIS | M0)); /*CSI2_DY0*/
394*4882a593Smuzhiyun MUX_VAL(CP(CSI2_DX1), (IEN | PTD | DIS | M0)); /*CSI2_DX1*/
395*4882a593Smuzhiyun MUX_VAL(CP(CSI2_DY1), (IEN | PTD | DIS | M0)); /*CSI2_DY1*/
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun MUX_VAL(CP(MCBSP2_FSX), (IEN | PTD | DIS | M0)); /*McBSP2_FSX*/
398*4882a593Smuzhiyun MUX_VAL(CP(MCBSP2_CLKX), (IEN | PTD | DIS | M0)); /*McBSP2_CLKX*/
399*4882a593Smuzhiyun MUX_VAL(CP(MCBSP2_DR), (IEN | PTD | DIS | M0)); /*McBSP2_DR*/
400*4882a593Smuzhiyun MUX_VAL(CP(MCBSP2_DX), (IDIS | PTD | DIS | M0)); /*McBSP2_DX*/
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun MUX_VAL(CP(MMC1_CLK), (IDIS | PTU | EN | M0)); /*MMC1_CLK*/
403*4882a593Smuzhiyun MUX_VAL(CP(MMC1_CMD), (IEN | PTU | EN | M0)); /*MMC1_CMD*/
404*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT0), (IEN | PTU | EN | M0)); /*MMC1_DAT0*/
405*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT1), (IEN | PTU | EN | M0)); /*MMC1_DAT1*/
406*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT2), (IEN | PTU | EN | M0)); /*MMC1_DAT2*/
407*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT3), (IEN | PTU | EN | M0)); /*MMC1_DAT3*/
408*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT4), (IEN | PTU | EN | M0)); /*MMC1_DAT4*/
409*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT5), (IEN | PTU | EN | M0)); /*MMC1_DAT5*/
410*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT6), (IEN | PTU | EN | M0)); /*MMC1_DAT6*/
411*4882a593Smuzhiyun MUX_VAL(CP(MMC1_DAT7), (IEN | PTU | EN | M0)); /*MMC1_DAT7*/
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun MUX_VAL(CP(MMC2_CLK), (IEN | PTD | DIS | M0)); /*MMC2_CLK*/
414*4882a593Smuzhiyun MUX_VAL(CP(MMC2_CMD), (IEN | PTU | EN | M0)); /*MMC2_CMD*/
415*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT0), (IEN | PTU | EN | M0)); /*MMC2_DAT0*/
416*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT1), (IEN | PTU | EN | M0)); /*MMC2_DAT1*/
417*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT2), (IEN | PTU | EN | M0)); /*MMC2_DAT2*/
418*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT3), (IEN | PTU | EN | M0)); /*MMC2_DAT3*/
419*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT4), (IDIS | PTD | DIS | M0)); /*MMC2_DAT4*/
420*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT5), (IDIS | PTD | DIS | M0)); /*MMC2_DAT5*/
421*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT6), (IDIS | PTD | DIS | M0)); /*MMC2_DAT6 */
422*4882a593Smuzhiyun MUX_VAL(CP(MMC2_DAT7), (IEN | PTU | EN | M0)); /*MMC2_DAT7*/
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun MUX_VAL(CP(MCBSP3_DX), (IDIS | PTD | DIS | M0)); /*McBSP3_DX*/
425*4882a593Smuzhiyun MUX_VAL(CP(MCBSP3_DR), (IEN | PTD | DIS | M0)); /*McBSP3_DR*/
426*4882a593Smuzhiyun MUX_VAL(CP(MCBSP3_CLKX), (IEN | PTD | DIS | M0)); /*McBSP3_CLKX*/
427*4882a593Smuzhiyun MUX_VAL(CP(MCBSP3_FSX), (IEN | PTD | DIS | M0)); /*McBSP3_FSX*/
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun MUX_VAL(CP(UART2_CTS), (IEN | PTU | EN | M0)); /*UART2_CTS*/
430*4882a593Smuzhiyun MUX_VAL(CP(UART2_RTS), (IDIS | PTD | DIS | M0)); /*UART2_RTS*/
431*4882a593Smuzhiyun MUX_VAL(CP(UART2_TX), (IDIS | PTD | DIS | M0)); /*UART2_TX*/
432*4882a593Smuzhiyun MUX_VAL(CP(UART2_RX), (IEN | PTD | DIS | M0)); /*UART2_RX*/
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun MUX_VAL(CP(UART1_TX), (IDIS | PTD | DIS | M0)); /*UART1_TX*/
435*4882a593Smuzhiyun MUX_VAL(CP(UART1_RTS), (IDIS | PTD | DIS | M0)); /*UART1_RTS*/
436*4882a593Smuzhiyun MUX_VAL(CP(UART1_CTS), (IEN | PTU | DIS | M0)); /*UART1_CTS*/
437*4882a593Smuzhiyun MUX_VAL(CP(UART1_RX), (IEN | PTD | DIS | M0)); /*UART1_RX*/
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun MUX_VAL(CP(MCBSP4_CLKX), (IDIS | PTD | DIS | M4)); /*GPIO_152*/
440*4882a593Smuzhiyun MUX_VAL(CP(MCBSP4_DR), (IDIS | PTD | DIS | M4)); /*GPIO_153*/
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_CLKR), (IEN | PTD | DIS | M0)); /*MCBSP1_CLKR*/
443*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_FSR), (IDIS | PTU | EN | M0)); /*MCBSP1_FSR*/
444*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_DX), (IDIS | PTD | DIS | M0)); /*MCBSP1_DX*/
445*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_DR), (IEN | PTD | DIS | M0)); /*MCBSP1_DR*/
446*4882a593Smuzhiyun MUX_VAL(CP(MCBSP_CLKS), (IEN | PTU | DIS | M0)); /*MCBSP_CLKS*/
447*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_FSX), (IEN | PTD | DIS | M0)); /*MCBSP1_FSX*/
448*4882a593Smuzhiyun MUX_VAL(CP(MCBSP1_CLKX), (IEN | PTD | DIS | M0)); /*MCBSP1_CLKX*/
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun MUX_VAL(CP(UART3_CTS_RCTX), (IEN | PTD | EN | M0)); /*UART3_CTS_*/
451*4882a593Smuzhiyun MUX_VAL(CP(UART3_RTS_SD), (IDIS | PTD | DIS | M0)); /*UART3_RTS_SD */
452*4882a593Smuzhiyun MUX_VAL(CP(UART3_RX_IRRX), (IEN | PTD | DIS | M0)); /*UART3_RX_IRRX*/
453*4882a593Smuzhiyun MUX_VAL(CP(UART3_TX_IRTX), (IDIS | PTD | DIS | M0)); /*UART3_TX_IRTX*/
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_CLK), (IEN | PTD | DIS | M0)); /*HSUSB0_CLK*/
456*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_STP), (IDIS | PTU | EN | M0)); /*HSUSB0_STP*/
457*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DIR), (IEN | PTD | DIS | M0)); /*HSUSB0_DIR*/
458*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_NXT), (IEN | PTD | DIS | M0)); /*HSUSB0_NXT*/
459*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA0), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA0*/
460*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA1), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA1*/
461*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA2), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA2*/
462*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA3), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA3*/
463*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA4), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA4*/
464*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA5), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA5*/
465*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA6), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA6*/
466*4882a593Smuzhiyun MUX_VAL(CP(HSUSB0_DATA7), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA7*/
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun MUX_VAL(CP(I2C1_SCL), (IEN | PTU | EN | M0)); /*I2C1_SCL*/
469*4882a593Smuzhiyun MUX_VAL(CP(I2C1_SDA), (IEN | PTU | EN | M0)); /*I2C1_SDA*/
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun MUX_VAL(CP(I2C2_SCL), (IEN | PTU | EN | M0)); /*I2C2_SCL*/
472*4882a593Smuzhiyun MUX_VAL(CP(I2C2_SDA), (IEN | PTU | EN | M0)); /*I2C2_SDA*/
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun MUX_VAL(CP(I2C3_SCL), (IEN | PTU | EN | M0)); /*I2C3_SCL*/
475*4882a593Smuzhiyun MUX_VAL(CP(I2C3_SDA), (IEN | PTU | EN | M0)); /*I2C3_SDA*/
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun MUX_VAL(CP(I2C4_SCL), (IEN | PTU | EN | M0)); /*I2C4_SCL*/
478*4882a593Smuzhiyun MUX_VAL(CP(I2C4_SDA), (IEN | PTU | EN | M0)); /*I2C4_SDA*/
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun MUX_VAL(CP(HDQ_SIO), (IEN | PTU | EN | M0)); /*HDQ_SIO*/
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_CLK), (IEN | PTD | DIS | M0)); /*McSPI1_CLK*/
483*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_SIMO), (IEN | PTD | DIS | M0)); /*McSPI1_SIMO */
484*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_SOMI), (IEN | PTD | DIS | M0)); /*McSPI1_SOMI */
485*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_CS0), (IEN | PTD | EN | M0)); /*McSPI1_CS0*/
486*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_CS1), (IEN | PTD | EN | M4)); /*GPIO_175*/
487*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_CS2), (IEN | PTU | DIS | M4)); /*GPIO_176*/
488*4882a593Smuzhiyun MUX_VAL(CP(MCSPI1_CS3), (IEN | PTD | EN | M0)); /*McSPI1_CS3*/
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun MUX_VAL(CP(MCSPI2_CLK), (IEN | PTD | DIS | M0)); /*McSPI2_CLK*/
491*4882a593Smuzhiyun MUX_VAL(CP(MCSPI2_SIMO), (IEN | PTD | DIS | M0)); /*McSPI2_SIMO*/
492*4882a593Smuzhiyun MUX_VAL(CP(MCSPI2_SOMI), (IEN | PTD | DIS | M0)); /*McSPI2_SOMI*/
493*4882a593Smuzhiyun MUX_VAL(CP(MCSPI2_CS0), (IEN | PTD | EN | M0)); /*McSPI2_CS0*/
494*4882a593Smuzhiyun MUX_VAL(CP(MCSPI2_CS1), (IEN | PTD | EN | M0)); /*McSPI2_CS1*/
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun MUX_VAL(CP(SYS_32K), (IEN | PTD | DIS | M0)); /*SYS_32K*/
497*4882a593Smuzhiyun MUX_VAL(CP(SYS_CLKREQ), (IEN | PTD | DIS | M0)); /*SYS_CLKREQ*/
498*4882a593Smuzhiyun MUX_VAL(CP(SYS_NIRQ), (IEN | PTU | EN | M0)); /*SYS_nIRQ*/
499*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT0), (IEN | PTD | DIS | M4)); /*GPIO_2*/
500*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT1), (IEN | PTD | DIS | M4)); /*GPIO_3 */
501*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT2), (IEN | PTD | DIS | M4)); /*GPIO_4*/
502*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT3), (IEN | PTD | DIS | M4)); /*GPIO_5*/
503*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT4), (IEN | PTD | DIS | M4)); /*GPIO_6*/
504*4882a593Smuzhiyun MUX_VAL(CP(SYS_BOOT5), (IEN | PTD | DIS | M4)); /*GPIO_7*/
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun MUX_VAL(CP(SYS_OFF_MODE), (IEN | PTD | DIS | M0)); /*SYS_OFF_MODE*/
507*4882a593Smuzhiyun MUX_VAL(CP(SYS_CLKOUT1), (IEN | PTD | DIS | M0)); /*SYS_CLKOUT1*/
508*4882a593Smuzhiyun MUX_VAL(CP(SYS_CLKOUT2), (IEN | PTU | EN | M0)); /*SYS_CLKOUT2*/
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun MUX_VAL(CP(JTAG_TCK), (IEN | PTD | DIS | M0)); /*JTAG_TCK*/
511*4882a593Smuzhiyun MUX_VAL(CP(JTAG_TMS), (IEN | PTD | DIS | M0)); /*JTAG_TMS*/
512*4882a593Smuzhiyun MUX_VAL(CP(JTAG_TDI), (IEN | PTD | DIS | M0)); /*JTAG_TDI*/
513*4882a593Smuzhiyun MUX_VAL(CP(JTAG_EMU0), (IEN | PTD | DIS | M0)); /*JTAG_EMU0*/
514*4882a593Smuzhiyun MUX_VAL(CP(JTAG_EMU1), (IEN | PTD | DIS | M0)); /*JTAG_EMU1*/
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun MUX_VAL(CP(ETK_CLK_ES2), (IDIS | PTU | EN | M0)); /*ETK_CLK*/
517*4882a593Smuzhiyun MUX_VAL(CP(ETK_CTL_ES2), (IDIS | PTD | DIS | M0)); /*ETK_CTL*/
518*4882a593Smuzhiyun MUX_VAL(CP(ETK_D0_ES2), (IEN | PTD | DIS | M0)); /*ETK_D0*/
519*4882a593Smuzhiyun MUX_VAL(CP(ETK_D1_ES2), (IEN | PTD | DIS | M0)); /*ETK_D1*/
520*4882a593Smuzhiyun MUX_VAL(CP(ETK_D2_ES2), (IEN | PTD | EN | M0)); /*ETK_D2*/
521*4882a593Smuzhiyun MUX_VAL(CP(ETK_D3_ES2), (IEN | PTD | DIS | M0)); /*ETK_D3*/
522*4882a593Smuzhiyun MUX_VAL(CP(ETK_D4_ES2), (IEN | PTD | DIS | M0)); /*ETK_D4*/
523*4882a593Smuzhiyun MUX_VAL(CP(ETK_D5_ES2), (IEN | PTD | DIS | M0)); /*ETK_D5*/
524*4882a593Smuzhiyun MUX_VAL(CP(ETK_D6_ES2), (IEN | PTD | DIS | M0)); /*ETK_D6*/
525*4882a593Smuzhiyun MUX_VAL(CP(ETK_D7_ES2), (IEN | PTD | DIS | M0)); /*ETK_D7*/
526*4882a593Smuzhiyun MUX_VAL(CP(ETK_D8_ES2), (IEN | PTD | DIS | M0)); /*ETK_D8*/
527*4882a593Smuzhiyun MUX_VAL(CP(ETK_D9_ES2), (IEN | PTD | DIS | M0)); /*ETK_D9*/
528*4882a593Smuzhiyun MUX_VAL(CP(ETK_D10_ES2), (IEN | PTD | DIS | M0)); /*ETK_D10*/
529*4882a593Smuzhiyun MUX_VAL(CP(ETK_D11_ES2), (IEN | PTD | DIS | M0)); /*ETK_D11*/
530*4882a593Smuzhiyun MUX_VAL(CP(ETK_D12_ES2), (IEN | PTD | DIS | M0)); /*ETK_D12*/
531*4882a593Smuzhiyun MUX_VAL(CP(ETK_D13_ES2), (IEN | PTD | DIS | M0)); /*ETK_D13*/
532*4882a593Smuzhiyun MUX_VAL(CP(ETK_D14_ES2), (IEN | PTD | DIS | M0)); /*ETK_D14*/
533*4882a593Smuzhiyun MUX_VAL(CP(ETK_D15_ES2), (IEN | PTD | DIS | M0)); /*ETK_D15*/
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD1), (IEN | PTD | EN | M0)); /*d2d_mcad1*/
536*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD2), (IEN | PTD | EN | M0)); /*d2d_mcad2*/
537*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD3), (IEN | PTD | EN | M0)); /*d2d_mcad3*/
538*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD4), (IEN | PTD | EN | M0)); /*d2d_mcad4*/
539*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD5), (IEN | PTD | EN | M0)); /*d2d_mcad5*/
540*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD6), (IEN | PTD | EN | M0)); /*d2d_mcad6*/
541*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD7), (IEN | PTD | EN | M0)); /*d2d_mcad7*/
542*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD8), (IEN | PTD | EN | M0)); /*d2d_mcad8*/
543*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD9), (IEN | PTD | EN | M0)); /*d2d_mcad9*/
544*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD10), (IEN | PTD | EN | M0)); /*d2d_mcad10*/
545*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD11), (IEN | PTD | EN | M0)); /*d2d_mcad11*/
546*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD12), (IEN | PTD | EN | M0)); /*d2d_mcad12*/
547*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD13), (IEN | PTD | EN | M0)); /*d2d_mcad13*/
548*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD14), (IEN | PTD | EN | M0)); /*d2d_mcad14*/
549*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD15), (IEN | PTD | EN | M0)); /*d2d_mcad15*/
550*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD16), (IEN | PTD | EN | M0)); /*d2d_mcad16*/
551*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD17), (IEN | PTD | EN | M0)); /*d2d_mcad17*/
552*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD18), (IEN | PTD | EN | M0)); /*d2d_mcad18*/
553*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD19), (IEN | PTD | EN | M0)); /*d2d_mcad19*/
554*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD20), (IEN | PTD | EN | M0)); /*d2d_mcad20*/
555*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD21), (IEN | PTD | EN | M0)); /*d2d_mcad21*/
556*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD22), (IEN | PTD | EN | M0)); /*d2d_mcad22*/
557*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD23), (IEN | PTD | EN | M0)); /*d2d_mcad23*/
558*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD24), (IEN | PTD | EN | M0)); /*d2d_mcad24*/
559*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD25), (IEN | PTD | EN | M0)); /*d2d_mcad25*/
560*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD26), (IEN | PTD | EN | M0)); /*d2d_mcad26*/
561*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD27), (IEN | PTD | EN | M0)); /*d2d_mcad27*/
562*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD28), (IEN | PTD | EN | M0)); /*d2d_mcad28*/
563*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD29), (IEN | PTD | EN | M0)); /*d2d_mcad29*/
564*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD30), (IEN | PTD | EN | M0)); /*d2d_mcad30*/
565*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD31), (IEN | PTD | EN | M0)); /*d2d_mcad31*/
566*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD32), (IEN | PTD | EN | M0)); /*d2d_mcad32*/
567*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD33), (IEN | PTD | EN | M0)); /*d2d_mcad33*/
568*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD34), (IEN | PTD | EN | M0)); /*d2d_mcad34*/
569*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD35), (IEN | PTD | EN | M0)); /*d2d_mcad35*/
570*4882a593Smuzhiyun MUX_VAL(CP(D2D_MCAD36), (IEN | PTD | EN | M0)); /*d2d_mcad36*/
571*4882a593Smuzhiyun MUX_VAL(CP(D2D_CLK26MI), (IEN | PTD | DIS | M0)); /*d2d_clk26mi*/
572*4882a593Smuzhiyun MUX_VAL(CP(D2D_NRESPWRON), (IEN | PTD | EN | M0)); /*d2d_nrespwron*/
573*4882a593Smuzhiyun MUX_VAL(CP(D2D_NRESWARM), (IEN | PTU | EN | M0)); /*d2d_nreswarm */
574*4882a593Smuzhiyun MUX_VAL(CP(D2D_ARM9NIRQ), (IEN | PTD | DIS | M0)); /*d2d_arm9nirq */
575*4882a593Smuzhiyun MUX_VAL(CP(D2D_UMA2P6FIQ), (IEN | PTD | DIS | M0)); /*d2d_uma2p6fiq*/
576*4882a593Smuzhiyun MUX_VAL(CP(D2D_SPINT), (IEN | PTD | EN | M0)); /*d2d_spint*/
577*4882a593Smuzhiyun MUX_VAL(CP(D2D_FRINT), (IEN | PTD | EN | M0)); /*d2d_frint*/
578*4882a593Smuzhiyun MUX_VAL(CP(D2D_DMAREQ0), (IEN | PTD | DIS | M0)); /*d2d_dmareq0*/
579*4882a593Smuzhiyun MUX_VAL(CP(D2D_DMAREQ1), (IEN | PTD | DIS | M0)); /*d2d_dmareq1*/
580*4882a593Smuzhiyun MUX_VAL(CP(D2D_DMAREQ2), (IEN | PTD | DIS | M0)); /*d2d_dmareq2*/
581*4882a593Smuzhiyun MUX_VAL(CP(D2D_DMAREQ3), (IEN | PTD | DIS | M0)); /*d2d_dmareq3*/
582*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GTRST), (IEN | PTD | DIS | M0)); /*d2d_n3gtrst*/
583*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GTDI), (IEN | PTD | DIS | M0)); /*d2d_n3gtdi*/
584*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GTDO), (IEN | PTD | DIS | M0)); /*d2d_n3gtdo*/
585*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GTMS), (IEN | PTD | DIS | M0)); /*d2d_n3gtms*/
586*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GTCK), (IEN | PTD | DIS | M0)); /*d2d_n3gtck*/
587*4882a593Smuzhiyun MUX_VAL(CP(D2D_N3GRTCK), (IEN | PTD | DIS | M0)); /*d2d_n3grtck*/
588*4882a593Smuzhiyun MUX_VAL(CP(D2D_MSTDBY), (IEN | PTU | EN | M0)); /*d2d_mstdby*/
589*4882a593Smuzhiyun MUX_VAL(CP(D2D_SWAKEUP), (IEN | PTD | EN | M0)); /*d2d_swakeup*/
590*4882a593Smuzhiyun MUX_VAL(CP(D2D_IDLEREQ), (IEN | PTD | DIS | M0)); /*d2d_idlereq*/
591*4882a593Smuzhiyun MUX_VAL(CP(D2D_IDLEACK), (IEN | PTU | EN | M0)); /*d2d_idleack*/
592*4882a593Smuzhiyun MUX_VAL(CP(D2D_MWRITE), (IEN | PTD | DIS | M0)); /*d2d_mwrite*/
593*4882a593Smuzhiyun MUX_VAL(CP(D2D_SWRITE), (IEN | PTD | DIS | M0)); /*d2d_swrite*/
594*4882a593Smuzhiyun MUX_VAL(CP(D2D_MREAD), (IEN | PTD | DIS | M0)); /*d2d_mread*/
595*4882a593Smuzhiyun MUX_VAL(CP(D2D_SREAD), (IEN | PTD | DIS | M0)); /*d2d_sread*/
596*4882a593Smuzhiyun MUX_VAL(CP(D2D_MBUSFLAG), (IEN | PTD | DIS | M0)); /*d2d_mbusflag*/
597*4882a593Smuzhiyun MUX_VAL(CP(D2D_SBUSFLAG), (IEN | PTD | DIS | M0)); /*d2d_sbusflag*/
598*4882a593Smuzhiyun }
599