xref: /OK3568_Linux_fs/u-boot/board/logicpd/imx6/imx6logic.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2017 Logic PD, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Adam Ford <aford173@gmail.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Based on SabreSD by Fabio Estevam <fabio.estevam@nxp.com>
7*4882a593Smuzhiyun  * and updates by Jagan Teki <jagan@amarulasolutions.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * SPDX-License-Identifier:    GPL-2.0+
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <miiphy.h>
14*4882a593Smuzhiyun #include <mmc.h>
15*4882a593Smuzhiyun #include <fsl_esdhc.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <asm/gpio.h>
18*4882a593Smuzhiyun #include <linux/sizes.h>
19*4882a593Smuzhiyun #include <asm/arch/clock.h>
20*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
21*4882a593Smuzhiyun #include <asm/arch/iomux.h>
22*4882a593Smuzhiyun #include <asm/arch/mxc_hdmi.h>
23*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
24*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
25*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
26*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define UART_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |            \
31*4882a593Smuzhiyun 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |               \
32*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define NAND_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |            \
35*4882a593Smuzhiyun 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED   |             \
36*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm   | PAD_CTL_HYS)
37*4882a593Smuzhiyun 
dram_init(void)38*4882a593Smuzhiyun int dram_init(void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	gd->ram_size = imx_ddr_size();
41*4882a593Smuzhiyun 	return 0;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static iomux_v3_cfg_t const uart1_pads[] = {
45*4882a593Smuzhiyun 	MX6_PAD_SD3_DAT7__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
46*4882a593Smuzhiyun 	MX6_PAD_SD3_DAT6__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static iomux_v3_cfg_t const uart2_pads[] = {
50*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT4__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
51*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT5__UART2_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
52*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT6__UART2_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
53*4882a593Smuzhiyun 	MX6_PAD_SD4_DAT7__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static iomux_v3_cfg_t const uart3_pads[] = {
57*4882a593Smuzhiyun 	MX6_PAD_EIM_D23__UART3_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
58*4882a593Smuzhiyun 	MX6_PAD_EIM_D24__UART3_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
59*4882a593Smuzhiyun 	MX6_PAD_EIM_D25__UART3_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
60*4882a593Smuzhiyun 	MX6_PAD_EIM_EB3__UART3_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
fixup_enet_clock(void)63*4882a593Smuzhiyun static void fixup_enet_clock(void)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
66*4882a593Smuzhiyun 	struct gpio_desc nint;
67*4882a593Smuzhiyun 	struct gpio_desc reset;
68*4882a593Smuzhiyun 	int ret;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/* Set Ref Clock to 50 MHz */
71*4882a593Smuzhiyun 	enable_fec_anatop_clock(0, ENET_50MHZ);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	/* Set GPIO_16 as ENET_REF_CLK_OUT */
74*4882a593Smuzhiyun 	setbits_le32(&iomuxc_regs->gpr[1], IOMUXC_GPR1_ENET_CLK_SEL_MASK);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/* Request GPIO Pins to reset Ethernet with new clock */
77*4882a593Smuzhiyun 	ret = dm_gpio_lookup_name("GPIO4_7", &nint);
78*4882a593Smuzhiyun 	if (ret) {
79*4882a593Smuzhiyun 		printf("Unable to lookup GPIO4_7\n");
80*4882a593Smuzhiyun 		return;
81*4882a593Smuzhiyun 	}
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	ret = dm_gpio_request(&nint, "eth0_nInt");
84*4882a593Smuzhiyun 	if (ret) {
85*4882a593Smuzhiyun 		printf("Unable to request eth0_nInt\n");
86*4882a593Smuzhiyun 		return;
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* Ensure nINT is input or PHY won't startup */
90*4882a593Smuzhiyun 	dm_gpio_set_dir_flags(&nint, GPIOD_IS_IN);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	ret = dm_gpio_lookup_name("GPIO4_9", &reset);
93*4882a593Smuzhiyun 	if (ret) {
94*4882a593Smuzhiyun 		printf("Unable to lookup GPIO4_9\n");
95*4882a593Smuzhiyun 		return;
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	ret = dm_gpio_request(&reset, "eth0_reset");
99*4882a593Smuzhiyun 	if (ret) {
100*4882a593Smuzhiyun 		printf("Unable to request eth0_reset\n");
101*4882a593Smuzhiyun 		return;
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	/* Reset LAN8710A PHY */
105*4882a593Smuzhiyun 	dm_gpio_set_dir_flags(&reset, GPIOD_IS_OUT);
106*4882a593Smuzhiyun 	dm_gpio_set_value(&reset, 0);
107*4882a593Smuzhiyun 	udelay(150);
108*4882a593Smuzhiyun 	dm_gpio_set_value(&reset, 1);
109*4882a593Smuzhiyun 	mdelay(50);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
setup_iomux_uart(void)112*4882a593Smuzhiyun static void setup_iomux_uart(void)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
115*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
116*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun static iomux_v3_cfg_t const nand_pads[] = {
120*4882a593Smuzhiyun 	MX6_PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NAND_PAD_CTRL),
121*4882a593Smuzhiyun 	MX6_PAD_NANDF_ALE__NAND_ALE  | MUX_PAD_CTRL(NAND_PAD_CTRL),
122*4882a593Smuzhiyun 	MX6_PAD_NANDF_CLE__NAND_CLE  | MUX_PAD_CTRL(NAND_PAD_CTRL),
123*4882a593Smuzhiyun 	MX6_PAD_NANDF_WP_B__NAND_WP_B  | MUX_PAD_CTRL(NAND_PAD_CTRL),
124*4882a593Smuzhiyun 	MX6_PAD_NANDF_RB0__NAND_READY_B   | MUX_PAD_CTRL(NAND_PAD_CTRL),
125*4882a593Smuzhiyun 	MX6_PAD_NANDF_D0__NAND_DATA00    | MUX_PAD_CTRL(NAND_PAD_CTRL),
126*4882a593Smuzhiyun 	MX6_PAD_NANDF_D1__NAND_DATA01    | MUX_PAD_CTRL(NAND_PAD_CTRL),
127*4882a593Smuzhiyun 	MX6_PAD_NANDF_D2__NAND_DATA02    | MUX_PAD_CTRL(NAND_PAD_CTRL),
128*4882a593Smuzhiyun 	MX6_PAD_NANDF_D3__NAND_DATA03    | MUX_PAD_CTRL(NAND_PAD_CTRL),
129*4882a593Smuzhiyun 	MX6_PAD_NANDF_D4__NAND_DATA04    | MUX_PAD_CTRL(NAND_PAD_CTRL),
130*4882a593Smuzhiyun 	MX6_PAD_NANDF_D5__NAND_DATA05    | MUX_PAD_CTRL(NAND_PAD_CTRL),
131*4882a593Smuzhiyun 	MX6_PAD_NANDF_D6__NAND_DATA06    | MUX_PAD_CTRL(NAND_PAD_CTRL),
132*4882a593Smuzhiyun 	MX6_PAD_NANDF_D7__NAND_DATA07    | MUX_PAD_CTRL(NAND_PAD_CTRL),
133*4882a593Smuzhiyun 	MX6_PAD_SD4_CLK__NAND_WE_B    | MUX_PAD_CTRL(NAND_PAD_CTRL),
134*4882a593Smuzhiyun 	MX6_PAD_SD4_CMD__NAND_RE_B    | MUX_PAD_CTRL(NAND_PAD_CTRL),
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
setup_nand_pins(void)137*4882a593Smuzhiyun static void setup_nand_pins(void)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	imx_iomux_v3_setup_multiple_pads(nand_pads, ARRAY_SIZE(nand_pads));
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
board_phy_config(struct phy_device * phydev)142*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	if (phydev->drv->config)
145*4882a593Smuzhiyun 		phydev->drv->config(phydev);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun  * Do not overwrite the console
152*4882a593Smuzhiyun  * Use always serial for U-Boot console
153*4882a593Smuzhiyun  */
overwrite_console(void)154*4882a593Smuzhiyun int overwrite_console(void)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	return 1;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
board_early_init_f(void)159*4882a593Smuzhiyun int board_early_init_f(void)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	fixup_enet_clock();
162*4882a593Smuzhiyun 	setup_iomux_uart();
163*4882a593Smuzhiyun 	setup_nand_pins();
164*4882a593Smuzhiyun 	return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
board_init(void)167*4882a593Smuzhiyun int board_init(void)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	/* address of boot parameters */
170*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
171*4882a593Smuzhiyun 	return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
board_late_init(void)174*4882a593Smuzhiyun int board_late_init(void)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	env_set("board_name", "imx6logic");
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (is_mx6dq()) {
179*4882a593Smuzhiyun 		env_set("board_rev", "MX6DQ");
180*4882a593Smuzhiyun 		env_set("fdt_file", "imx6q-logicpd.dtb");
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return 0;
184*4882a593Smuzhiyun }
185