xref: /OK3568_Linux_fs/u-boot/board/liebherr/mccmon6/mccmon6.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016-2017
3*4882a593Smuzhiyun  * Lukasz Majewski, DENX Software Engineering, lukma@denx.de
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/arch/clock.h>
10*4882a593Smuzhiyun #include <asm/arch/iomux.h>
11*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
12*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
13*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
16*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/spi.h>
18*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <fsl_esdhc.h>
21*4882a593Smuzhiyun #include <mmc.h>
22*4882a593Smuzhiyun #include <netdev.h>
23*4882a593Smuzhiyun #include <micrel.h>
24*4882a593Smuzhiyun #include <phy.h>
25*4882a593Smuzhiyun #include <input.h>
26*4882a593Smuzhiyun #include <i2c.h>
27*4882a593Smuzhiyun #include <spl.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
32*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
33*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |			\
36*4882a593Smuzhiyun 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
37*4882a593Smuzhiyun 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
40*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED |		\
43*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define I2C_PAD_CTRL	(PAD_CTL_PUS_100K_UP |			\
46*4882a593Smuzhiyun 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |	\
47*4882a593Smuzhiyun 	PAD_CTL_ODE | PAD_CTL_SRE_FAST)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define WEIM_NOR_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |          \
50*4882a593Smuzhiyun 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |               \
51*4882a593Smuzhiyun 	PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define USDHC2_CD_GPIO		IMX_GPIO_NR(1, 4)
54*4882a593Smuzhiyun #define ETH_PHY_RESET		IMX_GPIO_NR(1, 27)
55*4882a593Smuzhiyun #define ECSPI3_CS0		IMX_GPIO_NR(4, 24)
56*4882a593Smuzhiyun #define ECSPI3_FLWP		IMX_GPIO_NR(4, 27)
57*4882a593Smuzhiyun #define NOR_WP			IMX_GPIO_NR(1, 1)
58*4882a593Smuzhiyun #define DISPLAY_EN		IMX_GPIO_NR(1, 2)
59*4882a593Smuzhiyun 
dram_init(void)60*4882a593Smuzhiyun int dram_init(void)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	gd->ram_size = imx_ddr_size();
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	return 0;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun static iomux_v3_cfg_t const uart1_pads[] = {
68*4882a593Smuzhiyun 	IOMUX_PADS(PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
69*4882a593Smuzhiyun 	IOMUX_PADS(PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc2_pads[] = {
73*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD2_CLK__SD2_CLK    | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
74*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD2_CMD__SD2_CMD    | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
75*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
76*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
77*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
78*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
79*4882a593Smuzhiyun 	/* Carrier MicroSD Card Detect */
80*4882a593Smuzhiyun 	IOMUX_PADS(PAD_GPIO_4__GPIO1_IO04  | MUX_PAD_CTRL(NO_PAD_CTRL)),
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun static iomux_v3_cfg_t const usdhc3_pads[] = {
84*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_CLK__SD3_CLK    | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
85*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_CMD__SD3_CMD    | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
86*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
87*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
88*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
89*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
90*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
91*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
92*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
93*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
94*4882a593Smuzhiyun 	IOMUX_PADS(PAD_SD3_RST__SD3_RESET  | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static iomux_v3_cfg_t const enet_pads[] = {
98*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
99*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_MDC__ENET_MDC    | MUX_PAD_CTRL(ENET_PAD_CTRL)),
100*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
101*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
102*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
103*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
104*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
105*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL
106*4882a593Smuzhiyun 		   | MUX_PAD_CTRL(ENET_PAD_CTRL)),
107*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK
108*4882a593Smuzhiyun 		   | MUX_PAD_CTRL(ENET_PAD_CTRL)),
109*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
110*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
111*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
112*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
113*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3  | MUX_PAD_CTRL(ENET_PAD_CTRL)),
114*4882a593Smuzhiyun 	IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL
115*4882a593Smuzhiyun 		   | MUX_PAD_CTRL(ENET_PAD_CTRL)),
116*4882a593Smuzhiyun 	/* KSZ9031 PHY Reset */
117*4882a593Smuzhiyun 	IOMUX_PADS(PAD_ENET_RXD0__GPIO1_IO27  | MUX_PAD_CTRL(NO_PAD_CTRL)),
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
setup_iomux_uart(void)120*4882a593Smuzhiyun static void setup_iomux_uart(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(uart1_pads);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
setup_iomux_enet(void)125*4882a593Smuzhiyun static void setup_iomux_enet(void)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(enet_pads);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/* Reset KSZ9031 PHY */
130*4882a593Smuzhiyun 	gpio_direction_output(ETH_PHY_RESET, 0);
131*4882a593Smuzhiyun 	mdelay(10);
132*4882a593Smuzhiyun 	gpio_set_value(ETH_PHY_RESET, 1);
133*4882a593Smuzhiyun 	udelay(100);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg[2] = {
137*4882a593Smuzhiyun 	{USDHC3_BASE_ADDR},
138*4882a593Smuzhiyun 	{USDHC2_BASE_ADDR},
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
board_mmc_getcd(struct mmc * mmc)141*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
144*4882a593Smuzhiyun 	int ret = 0;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	switch (cfg->esdhc_base) {
147*4882a593Smuzhiyun 	case USDHC2_BASE_ADDR:
148*4882a593Smuzhiyun 		ret = !gpio_get_value(USDHC2_CD_GPIO);
149*4882a593Smuzhiyun 		break;
150*4882a593Smuzhiyun 	case USDHC3_BASE_ADDR:
151*4882a593Smuzhiyun 		/*
152*4882a593Smuzhiyun 		 * eMMC don't have card detect pin - since it is soldered to the
153*4882a593Smuzhiyun 		 * PCB board
154*4882a593Smuzhiyun 		 */
155*4882a593Smuzhiyun 		ret = 1;
156*4882a593Smuzhiyun 		break;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 	return ret;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
board_mmc_init(bd_t * bis)161*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	int ret;
164*4882a593Smuzhiyun 	u32 index = 0;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/*
167*4882a593Smuzhiyun 	 * MMC MAP
168*4882a593Smuzhiyun 	 * (U-Boot device node)    (Physical Port)
169*4882a593Smuzhiyun 	 * mmc0                    Soldered on board eMMC device
170*4882a593Smuzhiyun 	 * mmc1                    MicroSD card
171*4882a593Smuzhiyun 	 */
172*4882a593Smuzhiyun 	for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
173*4882a593Smuzhiyun 		switch (index) {
174*4882a593Smuzhiyun 		case 0:
175*4882a593Smuzhiyun 			SETUP_IOMUX_PADS(usdhc3_pads);
176*4882a593Smuzhiyun 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
177*4882a593Smuzhiyun 			usdhc_cfg[0].max_bus_width = 8;
178*4882a593Smuzhiyun 			break;
179*4882a593Smuzhiyun 		case 1:
180*4882a593Smuzhiyun 			SETUP_IOMUX_PADS(usdhc2_pads);
181*4882a593Smuzhiyun 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
182*4882a593Smuzhiyun 			usdhc_cfg[1].max_bus_width = 4;
183*4882a593Smuzhiyun 			gpio_direction_input(USDHC2_CD_GPIO);
184*4882a593Smuzhiyun 			break;
185*4882a593Smuzhiyun 		default:
186*4882a593Smuzhiyun 			printf("Warning: More USDHC controllers (%d) than supported (%d)\n",
187*4882a593Smuzhiyun 			       index + 1, CONFIG_SYS_FSL_USDHC_NUM);
188*4882a593Smuzhiyun 			return -EINVAL;
189*4882a593Smuzhiyun 		}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 		ret = fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
192*4882a593Smuzhiyun 		if (ret)
193*4882a593Smuzhiyun 			return ret;
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static iomux_v3_cfg_t const eimnor_pads[] = {
200*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D16__EIM_DATA16 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
201*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D17__EIM_DATA17 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
202*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D18__EIM_DATA18 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
203*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D19__EIM_DATA19 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
204*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D20__EIM_DATA20 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
205*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D21__EIM_DATA21 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
206*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D22__EIM_DATA22 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
207*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D23__EIM_DATA23 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
208*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D24__EIM_DATA24 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
209*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D25__EIM_DATA25 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
210*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D26__EIM_DATA26 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
211*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D27__EIM_DATA27 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
212*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D28__EIM_DATA28 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
213*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D29__EIM_DATA29 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
214*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D30__EIM_DATA30 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
215*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_D31__EIM_DATA31 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
216*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA0__EIM_AD00   | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
217*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA1__EIM_AD01   | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
218*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA2__EIM_AD02   | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
219*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA3__EIM_AD03   | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
220*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA4__EIM_AD04   | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
221*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA5__EIM_AD05   | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
222*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA6__EIM_AD06   | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
223*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA7__EIM_AD07   | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
224*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA8__EIM_AD08   | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
225*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA9__EIM_AD09   | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
226*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA10__EIM_AD10  | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
227*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA11__EIM_AD11  | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
228*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA12__EIM_AD12  | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
229*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA13__EIM_AD13  | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
230*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA14__EIM_AD14  | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
231*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_DA15__EIM_AD15  | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
232*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A16__EIM_ADDR16 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
233*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A17__EIM_ADDR17 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
234*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A18__EIM_ADDR18 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
235*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A19__EIM_ADDR19 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
236*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A20__EIM_ADDR20 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
237*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A21__EIM_ADDR21 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
238*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A22__EIM_ADDR22 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
239*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A23__EIM_ADDR23 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
240*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A24__EIM_ADDR24 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
241*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_A25__EIM_ADDR25 | MUX_PAD_CTRL(WEIM_NOR_PAD_CTRL)),
242*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_OE__EIM_OE_B	| MUX_PAD_CTRL(NO_PAD_CTRL)),
243*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_RW__EIM_RW		| MUX_PAD_CTRL(NO_PAD_CTRL)),
244*4882a593Smuzhiyun 	IOMUX_PADS(PAD_EIM_CS0__EIM_CS0_B	| MUX_PAD_CTRL(NO_PAD_CTRL)),
245*4882a593Smuzhiyun 	IOMUX_PADS(PAD_GPIO_1__GPIO1_IO01	| MUX_PAD_CTRL(NO_PAD_CTRL)),
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
eimnor_cs_setup(void)248*4882a593Smuzhiyun static void eimnor_cs_setup(void)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	struct weim *weim_regs = (struct weim *)WEIM_BASE_ADDR;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* NOR configuration */
254*4882a593Smuzhiyun 	writel(0x00620181, &weim_regs->cs0gcr1);
255*4882a593Smuzhiyun 	writel(0x00000001, &weim_regs->cs0gcr2);
256*4882a593Smuzhiyun 	writel(0x0b020000, &weim_regs->cs0rcr1);
257*4882a593Smuzhiyun 	writel(0x0000b000, &weim_regs->cs0rcr2);
258*4882a593Smuzhiyun 	writel(0x0804a240, &weim_regs->cs0wcr1);
259*4882a593Smuzhiyun 	writel(0x00000000, &weim_regs->cs0wcr2);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	writel(0x00000120, &weim_regs->wcr);
262*4882a593Smuzhiyun 	writel(0x00000010, &weim_regs->wiar);
263*4882a593Smuzhiyun 	writel(0x00000000, &weim_regs->ear);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	set_chipselect_size(CS0_128);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
setup_eimnor(void)268*4882a593Smuzhiyun static void setup_eimnor(void)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(eimnor_pads);
271*4882a593Smuzhiyun 	gpio_direction_output(NOR_WP, 1);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	enable_eim_clk(1);
274*4882a593Smuzhiyun 	eimnor_cs_setup();
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /* mccmon6 board has SPI Flash is connected to SPI3 */
board_spi_cs_gpio(unsigned bus,unsigned cs)278*4882a593Smuzhiyun int board_spi_cs_gpio(unsigned bus, unsigned cs)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	return (bus == 2 && cs == 0) ? ECSPI3_CS0 : -1;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static iomux_v3_cfg_t const ecspi3_pads[] = {
284*4882a593Smuzhiyun 	/* SPI3 */
285*4882a593Smuzhiyun 	IOMUX_PADS(PAD_DISP0_DAT3__GPIO4_IO24 | MUX_PAD_CTRL(NO_PAD_CTRL)),
286*4882a593Smuzhiyun 	IOMUX_PADS(PAD_DISP0_DAT2__ECSPI3_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL)),
287*4882a593Smuzhiyun 	IOMUX_PADS(PAD_DISP0_DAT1__ECSPI3_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL)),
288*4882a593Smuzhiyun 	IOMUX_PADS(PAD_DISP0_DAT0__ECSPI3_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL)),
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
setup_spi(void)291*4882a593Smuzhiyun void setup_spi(void)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	SETUP_IOMUX_PADS(ecspi3_pads);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	enable_spi_clk(true, 2);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/* set cs0 to high */
298*4882a593Smuzhiyun 	gpio_direction_output(ECSPI3_CS0, 1);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* set flwp to high */
301*4882a593Smuzhiyun 	gpio_direction_output(ECSPI3_FLWP, 1);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun struct i2c_pads_info mx6q_i2c1_pad_info = {
305*4882a593Smuzhiyun 	.scl = {
306*4882a593Smuzhiyun 		.i2c_mode = MX6Q_PAD_CSI0_DAT9__I2C1_SCL
307*4882a593Smuzhiyun 			| MUX_PAD_CTRL(I2C_PAD_CTRL),
308*4882a593Smuzhiyun 		.gpio_mode = MX6Q_PAD_CSI0_DAT9__GPIO5_IO27
309*4882a593Smuzhiyun 			| MUX_PAD_CTRL(I2C_PAD_CTRL),
310*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(5, 27)
311*4882a593Smuzhiyun 	},
312*4882a593Smuzhiyun 	.sda = {
313*4882a593Smuzhiyun 		.i2c_mode = MX6Q_PAD_CSI0_DAT8__I2C1_SDA
314*4882a593Smuzhiyun 			| MUX_PAD_CTRL(I2C_PAD_CTRL),
315*4882a593Smuzhiyun 		.gpio_mode = MX6Q_PAD_CSI0_DAT8__GPIO5_IO26
316*4882a593Smuzhiyun 			| MUX_PAD_CTRL(I2C_PAD_CTRL),
317*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(5, 26)
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun struct i2c_pads_info mx6q_i2c2_pad_info = {
322*4882a593Smuzhiyun 	.scl = {
323*4882a593Smuzhiyun 		.i2c_mode = MX6Q_PAD_KEY_COL3__I2C2_SCL
324*4882a593Smuzhiyun 			| MUX_PAD_CTRL(I2C_PAD_CTRL),
325*4882a593Smuzhiyun 		.gpio_mode = MX6Q_PAD_KEY_COL3__GPIO4_IO12
326*4882a593Smuzhiyun 			| MUX_PAD_CTRL(I2C_PAD_CTRL),
327*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(4, 12)
328*4882a593Smuzhiyun 	},
329*4882a593Smuzhiyun 	.sda = {
330*4882a593Smuzhiyun 		.i2c_mode = MX6Q_PAD_KEY_ROW3__I2C2_SDA
331*4882a593Smuzhiyun 			| MUX_PAD_CTRL(I2C_PAD_CTRL),
332*4882a593Smuzhiyun 		.gpio_mode = MX6Q_PAD_KEY_ROW3__GPIO4_IO13
333*4882a593Smuzhiyun 			| MUX_PAD_CTRL(I2C_PAD_CTRL),
334*4882a593Smuzhiyun 		.gp = IMX_GPIO_NR(4, 13)
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)338*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	setup_iomux_enet();
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	return cpu_eth_init(bis);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
board_early_init_f(void)345*4882a593Smuzhiyun int board_early_init_f(void)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	setup_iomux_uart();
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	return 0;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
board_init(void)352*4882a593Smuzhiyun int board_init(void)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	/* address of boot parameters */
355*4882a593Smuzhiyun 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	gpio_direction_output(DISPLAY_EN, 1);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	setup_eimnor();
360*4882a593Smuzhiyun 	setup_spi();
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c1_pad_info);
363*4882a593Smuzhiyun 	setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c2_pad_info);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
board_late_init(void)368*4882a593Smuzhiyun int board_late_init(void)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	env_set("board_name", "mccmon6");
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
checkboard(void)375*4882a593Smuzhiyun int checkboard(void)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	puts("Board: MCCMON6\n");
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	return 0;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
board_phy_config(struct phy_device * phydev)382*4882a593Smuzhiyun int board_phy_config(struct phy_device *phydev)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	/*
385*4882a593Smuzhiyun 	 * Default setting for GMII Clock Pad Skew Register 0x1EF:
386*4882a593Smuzhiyun 	 * MMD Address 0x2h, Register 0x8h
387*4882a593Smuzhiyun 	 *
388*4882a593Smuzhiyun 	 * GTX_CLK Pad Skew 0xF -> 0.9 nsec skew
389*4882a593Smuzhiyun 	 * RX_CLK Pad Skew 0xF -> 0.9 nsec skew
390*4882a593Smuzhiyun 	 *
391*4882a593Smuzhiyun 	 * Adjustment -> write 0x3FF:
392*4882a593Smuzhiyun 	 * GTX_CLK Pad Skew 0x1F -> 1.8 nsec skew
393*4882a593Smuzhiyun 	 * RX_CLK Pad Skew 0x1F -> 1.8 nsec skew
394*4882a593Smuzhiyun 	 *
395*4882a593Smuzhiyun 	 */
396*4882a593Smuzhiyun 	ksz9031_phy_extended_write(phydev, 0x2,
397*4882a593Smuzhiyun 				   MII_KSZ9031_EXT_RGMII_CLOCK_SKEW,
398*4882a593Smuzhiyun 				   MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x3FF);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	ksz9031_phy_extended_write(phydev, 0x02,
401*4882a593Smuzhiyun 				   MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW,
402*4882a593Smuzhiyun 				   MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x00FF);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	ksz9031_phy_extended_write(phydev, 0x2,
405*4882a593Smuzhiyun 				   MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW,
406*4882a593Smuzhiyun 				   MII_KSZ9031_MOD_DATA_NO_POST_INC,
407*4882a593Smuzhiyun 				   0x3333);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	ksz9031_phy_extended_write(phydev, 0x2,
410*4882a593Smuzhiyun 				   MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW,
411*4882a593Smuzhiyun 				   MII_KSZ9031_MOD_DATA_NO_POST_INC,
412*4882a593Smuzhiyun 				   0x2052);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	if (phydev->drv->config)
415*4882a593Smuzhiyun 		phydev->drv->config(phydev);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	return 0;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun #ifdef CONFIG_SPL_BOARD_INIT
spl_board_init(void)421*4882a593Smuzhiyun void spl_board_init(void)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	setup_eimnor();
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	gpio_direction_output(DISPLAY_EN, 1);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun #endif /* CONFIG_SPL_BOARD_INIT */
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
board_boot_order(u32 * spl_boot_list)430*4882a593Smuzhiyun void board_boot_order(u32 *spl_boot_list)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	switch (spl_boot_device()) {
433*4882a593Smuzhiyun 	case BOOT_DEVICE_MMC2:
434*4882a593Smuzhiyun 	case BOOT_DEVICE_MMC1:
435*4882a593Smuzhiyun 		spl_boot_list[0] = BOOT_DEVICE_MMC2;
436*4882a593Smuzhiyun 		spl_boot_list[1] = BOOT_DEVICE_MMC1;
437*4882a593Smuzhiyun 		break;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	case BOOT_DEVICE_NOR:
440*4882a593Smuzhiyun 		spl_boot_list[0] = BOOT_DEVICE_NOR;
441*4882a593Smuzhiyun 		break;
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun #endif /* CONFIG_SPL_BUILD */
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun #ifdef CONFIG_SPL_OS_BOOT
spl_start_uboot(void)447*4882a593Smuzhiyun int spl_start_uboot(void)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	char s[16];
450*4882a593Smuzhiyun 	int ret;
451*4882a593Smuzhiyun 	/*
452*4882a593Smuzhiyun 	 * We use BOOT_DEVICE_MMC1, but SD card is connected
453*4882a593Smuzhiyun 	 * to MMC2
454*4882a593Smuzhiyun 	 *
455*4882a593Smuzhiyun 	 * Correct "mapping" is delivered in board defined
456*4882a593Smuzhiyun 	 * board_boot_order() function.
457*4882a593Smuzhiyun 	 *
458*4882a593Smuzhiyun 	 * SD card boot is regarded as a "development" one,
459*4882a593Smuzhiyun 	 * hence we _always_ go through the u-boot.
460*4882a593Smuzhiyun 	 *
461*4882a593Smuzhiyun 	 */
462*4882a593Smuzhiyun 	if (spl_boot_device() == BOOT_DEVICE_MMC1)
463*4882a593Smuzhiyun 		return 1;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	/* break into full u-boot on 'c' */
466*4882a593Smuzhiyun 	if (serial_tstc() && serial_getc() == 'c')
467*4882a593Smuzhiyun 		return 1;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	env_init();
470*4882a593Smuzhiyun 	ret = env_get_f("boot_os", s, sizeof(s));
471*4882a593Smuzhiyun 	if ((ret != -1) && (strcmp(s, "no") == 0))
472*4882a593Smuzhiyun 		return 1;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	/*
475*4882a593Smuzhiyun 	 * Check if SWUpdate recovery needs to be started
476*4882a593Smuzhiyun 	 *
477*4882a593Smuzhiyun 	 * recovery_status = NULL (not set - ret == -1) -> normal operation
478*4882a593Smuzhiyun 	 *
479*4882a593Smuzhiyun 	 * recovery_status = progress or
480*4882a593Smuzhiyun 	 * recovery_status = failed   or
481*4882a593Smuzhiyun 	 * recovery_status = <any value> -> start SWUpdate
482*4882a593Smuzhiyun 	 *
483*4882a593Smuzhiyun 	 */
484*4882a593Smuzhiyun 	ret = env_get_f("recovery_status", s, sizeof(s));
485*4882a593Smuzhiyun 	if (ret != -1)
486*4882a593Smuzhiyun 		return 1;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	return 0;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun #endif /* CONFIG_SPL_OS_BOOT */
491