1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Novena video output support
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * IT6251 code based on code Copyright (C) 2014 Sean Cross
5*4882a593Smuzhiyun * from https://github.com/xobs/novena-linux.git commit
6*4882a593Smuzhiyun * 3d85836ee1377d445531928361809612aa0a18db
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2014 Marek Vasut <marex@denx.de>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <asm/gpio.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <asm/arch/clock.h>
18*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
19*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
20*4882a593Smuzhiyun #include <asm/arch/iomux.h>
21*4882a593Smuzhiyun #include <asm/arch/mxc_hdmi.h>
22*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
23*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
24*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
25*4882a593Smuzhiyun #include <asm/mach-imx/video.h>
26*4882a593Smuzhiyun #include <i2c.h>
27*4882a593Smuzhiyun #include <input.h>
28*4882a593Smuzhiyun #include <ipu_pixfmt.h>
29*4882a593Smuzhiyun #include <linux/fb.h>
30*4882a593Smuzhiyun #include <linux/input.h>
31*4882a593Smuzhiyun #include <malloc.h>
32*4882a593Smuzhiyun #include <stdio_dev.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "novena.h"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define IT6251_VENDOR_ID_LOW 0x00
37*4882a593Smuzhiyun #define IT6251_VENDOR_ID_HIGH 0x01
38*4882a593Smuzhiyun #define IT6251_DEVICE_ID_LOW 0x02
39*4882a593Smuzhiyun #define IT6251_DEVICE_ID_HIGH 0x03
40*4882a593Smuzhiyun #define IT6251_SYSTEM_STATUS 0x0d
41*4882a593Smuzhiyun #define IT6251_SYSTEM_STATUS_RINTSTATUS (1 << 0)
42*4882a593Smuzhiyun #define IT6251_SYSTEM_STATUS_RHPDSTATUS (1 << 1)
43*4882a593Smuzhiyun #define IT6251_SYSTEM_STATUS_RVIDEOSTABLE (1 << 2)
44*4882a593Smuzhiyun #define IT6251_SYSTEM_STATUS_RPLL_IOLOCK (1 << 3)
45*4882a593Smuzhiyun #define IT6251_SYSTEM_STATUS_RPLL_XPLOCK (1 << 4)
46*4882a593Smuzhiyun #define IT6251_SYSTEM_STATUS_RPLL_SPLOCK (1 << 5)
47*4882a593Smuzhiyun #define IT6251_SYSTEM_STATUS_RAUXFREQ_LOCK (1 << 6)
48*4882a593Smuzhiyun #define IT6251_REF_STATE 0x0e
49*4882a593Smuzhiyun #define IT6251_REF_STATE_MAIN_LINK_DISABLED (1 << 0)
50*4882a593Smuzhiyun #define IT6251_REF_STATE_AUX_CHANNEL_READ (1 << 1)
51*4882a593Smuzhiyun #define IT6251_REF_STATE_CR_PATTERN (1 << 2)
52*4882a593Smuzhiyun #define IT6251_REF_STATE_EQ_PATTERN (1 << 3)
53*4882a593Smuzhiyun #define IT6251_REF_STATE_NORMAL_OPERATION (1 << 4)
54*4882a593Smuzhiyun #define IT6251_REF_STATE_MUTED (1 << 5)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define IT6251_REG_PCLK_CNT_LOW 0x57
57*4882a593Smuzhiyun #define IT6251_REG_PCLK_CNT_HIGH 0x58
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define IT6521_RETRY_MAX 20
60*4882a593Smuzhiyun
it6251_is_stable(void)61*4882a593Smuzhiyun static int it6251_is_stable(void)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun const unsigned int caddr = NOVENA_IT6251_CHIPADDR;
64*4882a593Smuzhiyun const unsigned int laddr = NOVENA_IT6251_LVDSADDR;
65*4882a593Smuzhiyun int status;
66*4882a593Smuzhiyun int clkcnt;
67*4882a593Smuzhiyun int rpclkcnt;
68*4882a593Smuzhiyun int refstate;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun rpclkcnt = (i2c_reg_read(caddr, 0x13) & 0xff) |
71*4882a593Smuzhiyun ((i2c_reg_read(caddr, 0x14) << 8) & 0x0f00);
72*4882a593Smuzhiyun debug("RPCLKCnt: %d\n", rpclkcnt);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun status = i2c_reg_read(caddr, IT6251_SYSTEM_STATUS);
75*4882a593Smuzhiyun debug("System status: 0x%02x\n", status);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun clkcnt = (i2c_reg_read(laddr, IT6251_REG_PCLK_CNT_LOW) & 0xff) |
78*4882a593Smuzhiyun ((i2c_reg_read(laddr, IT6251_REG_PCLK_CNT_HIGH) << 8) &
79*4882a593Smuzhiyun 0x0f00);
80*4882a593Smuzhiyun debug("Clock: 0x%02x\n", clkcnt);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun refstate = i2c_reg_read(laddr, IT6251_REF_STATE);
83*4882a593Smuzhiyun debug("Ref Link State: 0x%02x\n", refstate);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if ((refstate & 0x1f) != 0)
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* If video is muted, that's a failure */
89*4882a593Smuzhiyun if (refstate & IT6251_REF_STATE_MUTED)
90*4882a593Smuzhiyun return 0;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (!(status & IT6251_SYSTEM_STATUS_RVIDEOSTABLE))
93*4882a593Smuzhiyun return 0;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return 1;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
it6251_ready(void)98*4882a593Smuzhiyun static int it6251_ready(void)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun const unsigned int caddr = NOVENA_IT6251_CHIPADDR;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Test if the IT6251 came out of reset by reading ID regs. */
103*4882a593Smuzhiyun if (i2c_reg_read(caddr, IT6251_VENDOR_ID_LOW) != 0x15)
104*4882a593Smuzhiyun return 0;
105*4882a593Smuzhiyun if (i2c_reg_read(caddr, IT6251_VENDOR_ID_HIGH) != 0xca)
106*4882a593Smuzhiyun return 0;
107*4882a593Smuzhiyun if (i2c_reg_read(caddr, IT6251_DEVICE_ID_LOW) != 0x51)
108*4882a593Smuzhiyun return 0;
109*4882a593Smuzhiyun if (i2c_reg_read(caddr, IT6251_DEVICE_ID_HIGH) != 0x62)
110*4882a593Smuzhiyun return 0;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun return 1;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
it6251_program_regs(void)115*4882a593Smuzhiyun static void it6251_program_regs(void)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun const unsigned int caddr = NOVENA_IT6251_CHIPADDR;
118*4882a593Smuzhiyun const unsigned int laddr = NOVENA_IT6251_LVDSADDR;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun i2c_reg_write(caddr, 0x05, 0x00);
121*4882a593Smuzhiyun mdelay(1);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* set LVDSRX address, and enable */
124*4882a593Smuzhiyun i2c_reg_write(caddr, 0xfd, 0xbc);
125*4882a593Smuzhiyun i2c_reg_write(caddr, 0xfe, 0x01);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun * LVDSRX
129*4882a593Smuzhiyun */
130*4882a593Smuzhiyun /* This write always fails, because the chip goes into reset */
131*4882a593Smuzhiyun /* reset LVDSRX */
132*4882a593Smuzhiyun i2c_reg_write(laddr, 0x05, 0xff);
133*4882a593Smuzhiyun i2c_reg_write(laddr, 0x05, 0x00);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* reset LVDSRX PLL */
136*4882a593Smuzhiyun i2c_reg_write(laddr, 0x3b, 0x42);
137*4882a593Smuzhiyun i2c_reg_write(laddr, 0x3b, 0x43);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* something with SSC PLL */
140*4882a593Smuzhiyun i2c_reg_write(laddr, 0x3c, 0x08);
141*4882a593Smuzhiyun /* don't swap links, but writing reserved registers */
142*4882a593Smuzhiyun i2c_reg_write(laddr, 0x0b, 0x88);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* JEIDA, 8-bit depth 0x11, orig 0x42 */
145*4882a593Smuzhiyun i2c_reg_write(laddr, 0x2c, 0x01);
146*4882a593Smuzhiyun /* "reserved" */
147*4882a593Smuzhiyun i2c_reg_write(laddr, 0x32, 0x04);
148*4882a593Smuzhiyun /* "reserved" */
149*4882a593Smuzhiyun i2c_reg_write(laddr, 0x35, 0xe0);
150*4882a593Smuzhiyun /* "reserved" + clock delay */
151*4882a593Smuzhiyun i2c_reg_write(laddr, 0x2b, 0x24);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* reset LVDSRX pix clock */
154*4882a593Smuzhiyun i2c_reg_write(laddr, 0x05, 0x02);
155*4882a593Smuzhiyun i2c_reg_write(laddr, 0x05, 0x00);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * DPTX
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun /* set for two lane mode, normal op, no swapping, no downspread */
161*4882a593Smuzhiyun i2c_reg_write(caddr, 0x16, 0x02);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* some AUX channel EDID magic */
164*4882a593Smuzhiyun i2c_reg_write(caddr, 0x23, 0x40);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* power down lanes 3-0 */
167*4882a593Smuzhiyun i2c_reg_write(caddr, 0x5c, 0xf3);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* enable DP scrambling, change EQ CR phase */
170*4882a593Smuzhiyun i2c_reg_write(caddr, 0x5f, 0x06);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* color mode RGB, pclk/2 */
173*4882a593Smuzhiyun i2c_reg_write(caddr, 0x60, 0x02);
174*4882a593Smuzhiyun /* dual pixel input mode, no EO swap, no RGB swap */
175*4882a593Smuzhiyun i2c_reg_write(caddr, 0x61, 0x04);
176*4882a593Smuzhiyun /* M444B24 video format */
177*4882a593Smuzhiyun i2c_reg_write(caddr, 0x62, 0x01);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* vesa range / not interlace / vsync high / hsync high */
180*4882a593Smuzhiyun i2c_reg_write(caddr, 0xa0, 0x0F);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* hpd event timer set to 1.6-ish ms */
183*4882a593Smuzhiyun i2c_reg_write(caddr, 0xc9, 0xf5);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* more reserved magic */
186*4882a593Smuzhiyun i2c_reg_write(caddr, 0xca, 0x4d);
187*4882a593Smuzhiyun i2c_reg_write(caddr, 0xcb, 0x37);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* enhanced framing mode, auto video fifo reset, video mute disable */
190*4882a593Smuzhiyun i2c_reg_write(caddr, 0xd3, 0x03);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* "vidstmp" and some reserved stuff */
193*4882a593Smuzhiyun i2c_reg_write(caddr, 0xd4, 0x45);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* queue number -- reserved */
196*4882a593Smuzhiyun i2c_reg_write(caddr, 0xe7, 0xa0);
197*4882a593Smuzhiyun /* info frame packets and reserved */
198*4882a593Smuzhiyun i2c_reg_write(caddr, 0xe8, 0x33);
199*4882a593Smuzhiyun /* more AVI stuff */
200*4882a593Smuzhiyun i2c_reg_write(caddr, 0xec, 0x00);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* select PC master reg for aux channel? */
203*4882a593Smuzhiyun i2c_reg_write(caddr, 0x23, 0x42);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* send PC request commands */
206*4882a593Smuzhiyun i2c_reg_write(caddr, 0x24, 0x00);
207*4882a593Smuzhiyun i2c_reg_write(caddr, 0x25, 0x00);
208*4882a593Smuzhiyun i2c_reg_write(caddr, 0x26, 0x00);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* native aux read */
211*4882a593Smuzhiyun i2c_reg_write(caddr, 0x2b, 0x00);
212*4882a593Smuzhiyun /* back to internal */
213*4882a593Smuzhiyun i2c_reg_write(caddr, 0x23, 0x40);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* voltage swing level 3 */
216*4882a593Smuzhiyun i2c_reg_write(caddr, 0x19, 0xff);
217*4882a593Smuzhiyun /* pre-emphasis level 3 */
218*4882a593Smuzhiyun i2c_reg_write(caddr, 0x1a, 0xff);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* start link training */
221*4882a593Smuzhiyun i2c_reg_write(caddr, 0x17, 0x01);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
it6251_init(void)224*4882a593Smuzhiyun static int it6251_init(void)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun const unsigned int caddr = NOVENA_IT6251_CHIPADDR;
227*4882a593Smuzhiyun int reg;
228*4882a593Smuzhiyun int tries, retries = 0;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun for (retries = 0; retries < IT6521_RETRY_MAX; retries++) {
231*4882a593Smuzhiyun /* Program the chip. */
232*4882a593Smuzhiyun it6251_program_regs();
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* Wait for video stable. */
235*4882a593Smuzhiyun for (tries = 0; tries < 100; tries++) {
236*4882a593Smuzhiyun reg = i2c_reg_read(caddr, 0x17);
237*4882a593Smuzhiyun /* Test Link CFG, STS, LCS read done. */
238*4882a593Smuzhiyun if ((reg & 0xe0) != 0xe0) {
239*4882a593Smuzhiyun /* Not yet, wait a bit more. */
240*4882a593Smuzhiyun mdelay(2);
241*4882a593Smuzhiyun continue;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /* Test if the video input is stable. */
245*4882a593Smuzhiyun if (it6251_is_stable())
246*4882a593Smuzhiyun return 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun * If we couldn't stabilize, requeue and try again,
250*4882a593Smuzhiyun * because it means that the LVDS channel isn't
251*4882a593Smuzhiyun * stable yet.
252*4882a593Smuzhiyun */
253*4882a593Smuzhiyun printf("Display didn't stabilize.\n");
254*4882a593Smuzhiyun printf("This may be because the LVDS port is still in powersave mode.\n");
255*4882a593Smuzhiyun mdelay(50);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return -EINVAL;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
enable_hdmi(struct display_info_t const * dev)261*4882a593Smuzhiyun static void enable_hdmi(struct display_info_t const *dev)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun imx_enable_hdmi_phy();
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static int lvds_enabled;
267*4882a593Smuzhiyun
enable_lvds(struct display_info_t const * dev)268*4882a593Smuzhiyun static void enable_lvds(struct display_info_t const *dev)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun if (lvds_enabled)
271*4882a593Smuzhiyun return;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* ITE IT6251 power enable. */
274*4882a593Smuzhiyun gpio_direction_output(NOVENA_ITE6251_PWR_GPIO, 0);
275*4882a593Smuzhiyun mdelay(10);
276*4882a593Smuzhiyun gpio_direction_output(NOVENA_ITE6251_PWR_GPIO, 1);
277*4882a593Smuzhiyun mdelay(20);
278*4882a593Smuzhiyun lvds_enabled = 1;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
detect_lvds(struct display_info_t const * dev)281*4882a593Smuzhiyun static int detect_lvds(struct display_info_t const *dev)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun int ret, loops = 250;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun enable_lvds(dev);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun ret = i2c_set_bus_num(NOVENA_IT6251_I2C_BUS);
288*4882a593Smuzhiyun if (ret) {
289*4882a593Smuzhiyun puts("Cannot select IT6251 I2C bus.\n");
290*4882a593Smuzhiyun return 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Wait up-to ~250 mS for the LVDS to come up. */
294*4882a593Smuzhiyun while (--loops) {
295*4882a593Smuzhiyun ret = it6251_ready();
296*4882a593Smuzhiyun if (ret)
297*4882a593Smuzhiyun return ret;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun mdelay(1);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun struct display_info_t const displays[] = {
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun /* HDMI Output */
308*4882a593Smuzhiyun .bus = -1,
309*4882a593Smuzhiyun .addr = 0,
310*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_RGB24,
311*4882a593Smuzhiyun .detect = detect_hdmi,
312*4882a593Smuzhiyun .enable = enable_hdmi,
313*4882a593Smuzhiyun .mode = {
314*4882a593Smuzhiyun .name = "HDMI",
315*4882a593Smuzhiyun .refresh = 60,
316*4882a593Smuzhiyun .xres = 1024,
317*4882a593Smuzhiyun .yres = 768,
318*4882a593Smuzhiyun .pixclock = 15384,
319*4882a593Smuzhiyun .left_margin = 220,
320*4882a593Smuzhiyun .right_margin = 40,
321*4882a593Smuzhiyun .upper_margin = 21,
322*4882a593Smuzhiyun .lower_margin = 7,
323*4882a593Smuzhiyun .hsync_len = 60,
324*4882a593Smuzhiyun .vsync_len = 10,
325*4882a593Smuzhiyun .sync = FB_SYNC_EXT,
326*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED
327*4882a593Smuzhiyun },
328*4882a593Smuzhiyun }, {
329*4882a593Smuzhiyun /* LVDS Output: N133HSE-EA1 Rev. C1 */
330*4882a593Smuzhiyun .bus = -1,
331*4882a593Smuzhiyun .pixfmt = IPU_PIX_FMT_RGB24,
332*4882a593Smuzhiyun .detect = detect_lvds,
333*4882a593Smuzhiyun .enable = enable_lvds,
334*4882a593Smuzhiyun .mode = {
335*4882a593Smuzhiyun .name = "Chimei-FHD",
336*4882a593Smuzhiyun .refresh = 60,
337*4882a593Smuzhiyun .xres = 1920,
338*4882a593Smuzhiyun .yres = 1080,
339*4882a593Smuzhiyun .pixclock = 15384,
340*4882a593Smuzhiyun .left_margin = 148,
341*4882a593Smuzhiyun .right_margin = 88,
342*4882a593Smuzhiyun .upper_margin = 36,
343*4882a593Smuzhiyun .lower_margin = 4,
344*4882a593Smuzhiyun .hsync_len = 44,
345*4882a593Smuzhiyun .vsync_len = 5,
346*4882a593Smuzhiyun .sync = FB_SYNC_HOR_HIGH_ACT |
347*4882a593Smuzhiyun FB_SYNC_VERT_HIGH_ACT |
348*4882a593Smuzhiyun FB_SYNC_EXT,
349*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED,
350*4882a593Smuzhiyun },
351*4882a593Smuzhiyun },
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun size_t display_count = ARRAY_SIZE(displays);
355*4882a593Smuzhiyun
enable_vpll(void)356*4882a593Smuzhiyun static void enable_vpll(void)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
359*4882a593Smuzhiyun int timeout = 100000;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun setbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun clrsetbits_le32(&ccm->analog_pll_video,
364*4882a593Smuzhiyun BM_ANADIG_PLL_VIDEO_DIV_SELECT |
365*4882a593Smuzhiyun BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT,
366*4882a593Smuzhiyun BF_ANADIG_PLL_VIDEO_DIV_SELECT(37) |
367*4882a593Smuzhiyun BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(1));
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num);
370*4882a593Smuzhiyun writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun clrbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun while (timeout--)
375*4882a593Smuzhiyun if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
376*4882a593Smuzhiyun break;
377*4882a593Smuzhiyun if (timeout < 0)
378*4882a593Smuzhiyun printf("Warning: video pll lock timeout!\n");
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun clrsetbits_le32(&ccm->analog_pll_video,
381*4882a593Smuzhiyun BM_ANADIG_PLL_VIDEO_BYPASS,
382*4882a593Smuzhiyun BM_ANADIG_PLL_VIDEO_ENABLE);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
setup_display_clock(void)385*4882a593Smuzhiyun void setup_display_clock(void)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
388*4882a593Smuzhiyun struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun enable_ipu_clock();
391*4882a593Smuzhiyun enable_vpll();
392*4882a593Smuzhiyun imx_setup_hdmi();
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* Turn on IPU LDB DI0 clocks */
395*4882a593Smuzhiyun setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* Switch LDB DI0 to PLL5 (Video PLL) */
398*4882a593Smuzhiyun clrsetbits_le32(&mxc_ccm->cs2cdr,
399*4882a593Smuzhiyun MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK,
400*4882a593Smuzhiyun (0 << MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET));
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* LDB clock div by 3.5 */
403*4882a593Smuzhiyun clrbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* DI0 clock derived from ldb_di0_clk */
406*4882a593Smuzhiyun clrsetbits_le32(&mxc_ccm->chsccdr,
407*4882a593Smuzhiyun MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
408*4882a593Smuzhiyun (CHSCCDR_CLK_SEL_LDB_DI0 <<
409*4882a593Smuzhiyun MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET)
410*4882a593Smuzhiyun );
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* Enable both LVDS channels, both connected to DI0. */
413*4882a593Smuzhiyun writel(IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_HIGH |
414*4882a593Smuzhiyun IOMUXC_GPR2_BIT_MAPPING_CH1_JEIDA |
415*4882a593Smuzhiyun IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT |
416*4882a593Smuzhiyun IOMUXC_GPR2_BIT_MAPPING_CH0_JEIDA |
417*4882a593Smuzhiyun IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
418*4882a593Smuzhiyun IOMUXC_GPR2_SPLIT_MODE_EN_MASK |
419*4882a593Smuzhiyun IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0 |
420*4882a593Smuzhiyun IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0,
421*4882a593Smuzhiyun &iomux->gpr[2]);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun clrsetbits_le32(&iomux->gpr[3],
424*4882a593Smuzhiyun IOMUXC_GPR3_LVDS0_MUX_CTL_MASK |
425*4882a593Smuzhiyun IOMUXC_GPR3_LVDS1_MUX_CTL_MASK,
426*4882a593Smuzhiyun (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
427*4882a593Smuzhiyun IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET) |
428*4882a593Smuzhiyun (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
429*4882a593Smuzhiyun IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET)
430*4882a593Smuzhiyun );
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
setup_display_lvds(void)433*4882a593Smuzhiyun void setup_display_lvds(void)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun int ret;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun ret = i2c_set_bus_num(NOVENA_IT6251_I2C_BUS);
438*4882a593Smuzhiyun if (ret) {
439*4882a593Smuzhiyun puts("Cannot select LVDS-to-eDP I2C bus.\n");
440*4882a593Smuzhiyun return;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun /* The IT6251 should be ready now, if it's not, it's not connected. */
444*4882a593Smuzhiyun ret = it6251_ready();
445*4882a593Smuzhiyun if (!ret)
446*4882a593Smuzhiyun return;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* Init the LVDS-to-eDP chip and if it succeeded, enable backlight. */
449*4882a593Smuzhiyun ret = it6251_init();
450*4882a593Smuzhiyun if (!ret) {
451*4882a593Smuzhiyun /* Backlight power enable. */
452*4882a593Smuzhiyun gpio_direction_output(NOVENA_BACKLIGHT_PWR_GPIO, 1);
453*4882a593Smuzhiyun /* PWM backlight pin, always on for full brightness. */
454*4882a593Smuzhiyun gpio_direction_output(NOVENA_BACKLIGHT_PWM_GPIO, 1);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun }
457