1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Novena SPL
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2014 Marek Vasut <marex@denx.de>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/arch/clock.h>
12*4882a593Smuzhiyun #include <asm/arch/iomux.h>
13*4882a593Smuzhiyun #include <asm/arch/mx6-ddr.h>
14*4882a593Smuzhiyun #include <asm/arch/mx6-pins.h>
15*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
16*4882a593Smuzhiyun #include <asm/gpio.h>
17*4882a593Smuzhiyun #include <asm/mach-imx/boot_mode.h>
18*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
19*4882a593Smuzhiyun #include <asm/mach-imx/mxc_i2c.h>
20*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
21*4882a593Smuzhiyun #include <i2c.h>
22*4882a593Smuzhiyun #include <mmc.h>
23*4882a593Smuzhiyun #include <fsl_esdhc.h>
24*4882a593Smuzhiyun #include <spl.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <asm/arch/mx6-ddr.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "novena.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define UART_PAD_CTRL \
33*4882a593Smuzhiyun (PAD_CTL_PKE | PAD_CTL_PUE | \
34*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
35*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define USDHC_PAD_CTRL \
38*4882a593Smuzhiyun (PAD_CTL_PKE | PAD_CTL_PUE | \
39*4882a593Smuzhiyun PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
40*4882a593Smuzhiyun PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define ENET_PAD_CTRL \
43*4882a593Smuzhiyun (PAD_CTL_PKE | PAD_CTL_PUE | \
44*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
45*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define ENET_PHY_CFG_PAD_CTRL \
48*4882a593Smuzhiyun (PAD_CTL_PKE | PAD_CTL_PUE | \
49*4882a593Smuzhiyun PAD_CTL_PUS_22K_UP | PAD_CTL_HYS)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define RGMII_PAD_CTRL \
52*4882a593Smuzhiyun (PAD_CTL_PKE | PAD_CTL_PUE | \
53*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define SPI_PAD_CTRL \
56*4882a593Smuzhiyun (PAD_CTL_HYS | \
57*4882a593Smuzhiyun PAD_CTL_PUS_100K_DOWN | PAD_CTL_SPEED_MED | \
58*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define I2C_PAD_CTRL \
61*4882a593Smuzhiyun (PAD_CTL_PKE | PAD_CTL_PUE | \
62*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
63*4882a593Smuzhiyun PAD_CTL_DSE_240ohm | PAD_CTL_HYS | \
64*4882a593Smuzhiyun PAD_CTL_ODE)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define BUTTON_PAD_CTRL \
67*4882a593Smuzhiyun (PAD_CTL_PKE | PAD_CTL_PUE | \
68*4882a593Smuzhiyun PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
69*4882a593Smuzhiyun PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun * Audio
75*4882a593Smuzhiyun */
76*4882a593Smuzhiyun static iomux_v3_cfg_t audio_pads[] = {
77*4882a593Smuzhiyun /* AUD_PWRON */
78*4882a593Smuzhiyun MX6_PAD_DISP0_DAT23__GPIO5_IO17 | MUX_PAD_CTRL(NO_PAD_CTRL),
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
novena_spl_setup_iomux_audio(void)81*4882a593Smuzhiyun static void novena_spl_setup_iomux_audio(void)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(audio_pads, ARRAY_SIZE(audio_pads));
84*4882a593Smuzhiyun gpio_direction_output(NOVENA_AUDIO_PWRON, 1);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun * ENET
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun static iomux_v3_cfg_t enet_pads1[] = {
91*4882a593Smuzhiyun MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
92*4882a593Smuzhiyun MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
93*4882a593Smuzhiyun MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(RGMII_PAD_CTRL),
94*4882a593Smuzhiyun MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
95*4882a593Smuzhiyun MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
96*4882a593Smuzhiyun MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
97*4882a593Smuzhiyun MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
98*4882a593Smuzhiyun MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(RGMII_PAD_CTRL),
99*4882a593Smuzhiyun MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* pin 35, PHY_AD2 */
102*4882a593Smuzhiyun MX6_PAD_RGMII_RXC__GPIO6_IO30 | MUX_PAD_CTRL(ENET_PHY_CFG_PAD_CTRL),
103*4882a593Smuzhiyun /* pin 32, MODE0 */
104*4882a593Smuzhiyun MX6_PAD_RGMII_RD0__GPIO6_IO25 | MUX_PAD_CTRL(ENET_PHY_CFG_PAD_CTRL),
105*4882a593Smuzhiyun /* pin 31, MODE1 */
106*4882a593Smuzhiyun MX6_PAD_RGMII_RD1__GPIO6_IO27 | MUX_PAD_CTRL(ENET_PHY_CFG_PAD_CTRL),
107*4882a593Smuzhiyun /* pin 28, MODE2 */
108*4882a593Smuzhiyun MX6_PAD_RGMII_RD2__GPIO6_IO28 | MUX_PAD_CTRL(ENET_PHY_CFG_PAD_CTRL),
109*4882a593Smuzhiyun /* pin 27, MODE3 */
110*4882a593Smuzhiyun MX6_PAD_RGMII_RD3__GPIO6_IO29 | MUX_PAD_CTRL(ENET_PHY_CFG_PAD_CTRL),
111*4882a593Smuzhiyun /* pin 33, CLK125_EN */
112*4882a593Smuzhiyun MX6_PAD_RGMII_RX_CTL__GPIO6_IO24 | MUX_PAD_CTRL(ENET_PHY_CFG_PAD_CTRL),
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* pin 42 PHY nRST */
115*4882a593Smuzhiyun MX6_PAD_EIM_D23__GPIO3_IO23 | MUX_PAD_CTRL(NO_PAD_CTRL),
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun static iomux_v3_cfg_t enet_pads2[] = {
119*4882a593Smuzhiyun MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(RGMII_PAD_CTRL),
120*4882a593Smuzhiyun MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
121*4882a593Smuzhiyun MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
122*4882a593Smuzhiyun MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
123*4882a593Smuzhiyun MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
124*4882a593Smuzhiyun MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(RGMII_PAD_CTRL),
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
novena_spl_setup_iomux_enet(void)127*4882a593Smuzhiyun static void novena_spl_setup_iomux_enet(void)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(enet_pads1, ARRAY_SIZE(enet_pads1));
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Assert Ethernet PHY nRST */
132*4882a593Smuzhiyun gpio_direction_output(IMX_GPIO_NR(3, 23), 0);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun * Use imx6 internal pull-ups to drive PHY mode pins during PHY reset
136*4882a593Smuzhiyun * de-assertion. The intention is to use weak signal drivers (pull-ups)
137*4882a593Smuzhiyun * to prevent the conflict between PHY pins becoming outputs after
138*4882a593Smuzhiyun * reset and imx6 still driving the pins. The issue is described in PHY
139*4882a593Smuzhiyun * datasheet, p.14
140*4882a593Smuzhiyun */
141*4882a593Smuzhiyun gpio_direction_input(IMX_GPIO_NR(6, 30)); /* PHY_AD2 = 1 */
142*4882a593Smuzhiyun gpio_direction_input(IMX_GPIO_NR(6, 25)); /* MODE0 = 1 */
143*4882a593Smuzhiyun gpio_direction_input(IMX_GPIO_NR(6, 27)); /* MODE1 = 1 */
144*4882a593Smuzhiyun gpio_direction_input(IMX_GPIO_NR(6, 28)); /* MODE2 = 1 */
145*4882a593Smuzhiyun gpio_direction_input(IMX_GPIO_NR(6, 29)); /* MODE3 = 1 */
146*4882a593Smuzhiyun gpio_direction_input(IMX_GPIO_NR(6, 24)); /* CLK125_EN = 1 */
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Following reset timing (p.53, fig.8 from the PHY datasheet) */
149*4882a593Smuzhiyun mdelay(10);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* De-assert Ethernet PHY nRST */
152*4882a593Smuzhiyun gpio_set_value(IMX_GPIO_NR(3, 23), 1);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* PHY is now configured, connect FEC to the pads */
155*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(enet_pads2, ARRAY_SIZE(enet_pads2));
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * PHY datasheet recommends on p.53 to wait at least 100us after reset
159*4882a593Smuzhiyun * before using MII, so we enforce the delay here
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun udelay(100);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun * FPGA
166*4882a593Smuzhiyun */
167*4882a593Smuzhiyun static iomux_v3_cfg_t fpga_pads[] = {
168*4882a593Smuzhiyun /* FPGA_RESET_N */
169*4882a593Smuzhiyun MX6_PAD_DISP0_DAT13__GPIO5_IO07 | MUX_PAD_CTRL(NO_PAD_CTRL),
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
novena_spl_setup_iomux_fpga(void)172*4882a593Smuzhiyun static void novena_spl_setup_iomux_fpga(void)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(fpga_pads, ARRAY_SIZE(fpga_pads));
175*4882a593Smuzhiyun gpio_direction_output(NOVENA_FPGA_RESET_N_GPIO, 0);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun * GPIO Button
180*4882a593Smuzhiyun */
181*4882a593Smuzhiyun static iomux_v3_cfg_t button_pads[] = {
182*4882a593Smuzhiyun /* Debug */
183*4882a593Smuzhiyun MX6_PAD_KEY_COL4__GPIO4_IO14 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
novena_spl_setup_iomux_buttons(void)186*4882a593Smuzhiyun static void novena_spl_setup_iomux_buttons(void)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(button_pads, ARRAY_SIZE(button_pads));
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun * I2C
193*4882a593Smuzhiyun */
194*4882a593Smuzhiyun /*
195*4882a593Smuzhiyun * I2C1:
196*4882a593Smuzhiyun * 0x1d ... MMA7455L
197*4882a593Smuzhiyun * 0x30 ... SO-DIMM temp sensor
198*4882a593Smuzhiyun * 0x44 ... STMPE610
199*4882a593Smuzhiyun * 0x50 ... SO-DIMM ID
200*4882a593Smuzhiyun */
201*4882a593Smuzhiyun struct i2c_pads_info i2c_pad_info0 = {
202*4882a593Smuzhiyun .scl = {
203*4882a593Smuzhiyun .i2c_mode = MX6_PAD_EIM_D21__I2C1_SCL | PC,
204*4882a593Smuzhiyun .gpio_mode = MX6_PAD_EIM_D21__GPIO3_IO21 | PC,
205*4882a593Smuzhiyun .gp = IMX_GPIO_NR(3, 21)
206*4882a593Smuzhiyun },
207*4882a593Smuzhiyun .sda = {
208*4882a593Smuzhiyun .i2c_mode = MX6_PAD_EIM_D28__I2C1_SDA | PC,
209*4882a593Smuzhiyun .gpio_mode = MX6_PAD_EIM_D28__GPIO3_IO28 | PC,
210*4882a593Smuzhiyun .gp = IMX_GPIO_NR(3, 28)
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun * I2C2:
216*4882a593Smuzhiyun * 0x08 ... PMIC
217*4882a593Smuzhiyun * 0x3a ... HDMI DCC
218*4882a593Smuzhiyun * 0x50 ... HDMI DCC
219*4882a593Smuzhiyun */
220*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info1 = {
221*4882a593Smuzhiyun .scl = {
222*4882a593Smuzhiyun .i2c_mode = MX6_PAD_EIM_EB2__I2C2_SCL | PC,
223*4882a593Smuzhiyun .gpio_mode = MX6_PAD_EIM_EB2__GPIO2_IO30 | PC,
224*4882a593Smuzhiyun .gp = IMX_GPIO_NR(2, 30)
225*4882a593Smuzhiyun },
226*4882a593Smuzhiyun .sda = {
227*4882a593Smuzhiyun .i2c_mode = MX6_PAD_EIM_D16__I2C2_SDA | PC,
228*4882a593Smuzhiyun .gpio_mode = MX6_PAD_EIM_D16__GPIO3_IO16 | PC,
229*4882a593Smuzhiyun .gp = IMX_GPIO_NR(3, 16)
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun * I2C3:
235*4882a593Smuzhiyun * 0x11 ... ES8283
236*4882a593Smuzhiyun * 0x50 ... LCD EDID
237*4882a593Smuzhiyun * 0x56 ... EEPROM
238*4882a593Smuzhiyun */
239*4882a593Smuzhiyun static struct i2c_pads_info i2c_pad_info2 = {
240*4882a593Smuzhiyun .scl = {
241*4882a593Smuzhiyun .i2c_mode = MX6_PAD_EIM_D17__I2C3_SCL | PC,
242*4882a593Smuzhiyun .gpio_mode = MX6_PAD_EIM_D17__GPIO3_IO17 | PC,
243*4882a593Smuzhiyun .gp = IMX_GPIO_NR(3, 17)
244*4882a593Smuzhiyun },
245*4882a593Smuzhiyun .sda = {
246*4882a593Smuzhiyun .i2c_mode = MX6_PAD_EIM_D18__I2C3_SDA | PC,
247*4882a593Smuzhiyun .gpio_mode = MX6_PAD_EIM_D18__GPIO3_IO18 | PC,
248*4882a593Smuzhiyun .gp = IMX_GPIO_NR(3, 18)
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
novena_spl_setup_iomux_i2c(void)252*4882a593Smuzhiyun static void novena_spl_setup_iomux_i2c(void)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info0);
255*4882a593Smuzhiyun setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
256*4882a593Smuzhiyun setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /*
260*4882a593Smuzhiyun * PCI express
261*4882a593Smuzhiyun */
262*4882a593Smuzhiyun #ifdef CONFIG_CMD_PCI
263*4882a593Smuzhiyun static iomux_v3_cfg_t pcie_pads[] = {
264*4882a593Smuzhiyun /* "Reset" pin */
265*4882a593Smuzhiyun MX6_PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
266*4882a593Smuzhiyun /* "Power on" pin */
267*4882a593Smuzhiyun MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),
268*4882a593Smuzhiyun /* "Wake up" pin (input) */
269*4882a593Smuzhiyun MX6_PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL),
270*4882a593Smuzhiyun /* "Disable endpoint" (rfkill) pin */
271*4882a593Smuzhiyun MX6_PAD_EIM_A22__GPIO2_IO16 | MUX_PAD_CTRL(NO_PAD_CTRL),
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun
novena_spl_setup_iomux_pcie(void)274*4882a593Smuzhiyun static void novena_spl_setup_iomux_pcie(void)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* Ensure PCIe is powered down */
279*4882a593Smuzhiyun gpio_direction_output(NOVENA_PCIE_POWER_ON_GPIO, 0);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Put the card into reset */
282*4882a593Smuzhiyun gpio_direction_output(NOVENA_PCIE_RESET_GPIO, 0);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* Input signal to wake system from mPCIe card */
285*4882a593Smuzhiyun gpio_direction_input(NOVENA_PCIE_WAKE_UP_GPIO);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* Drive RFKILL high, to ensure the radio is turned on */
288*4882a593Smuzhiyun gpio_direction_output(NOVENA_PCIE_DISABLE_GPIO, 1);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun #else
novena_spl_setup_iomux_pcie(void)291*4882a593Smuzhiyun static inline void novena_spl_setup_iomux_pcie(void) {}
292*4882a593Smuzhiyun #endif
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun * SDHC
296*4882a593Smuzhiyun */
297*4882a593Smuzhiyun static iomux_v3_cfg_t usdhc2_pads[] = {
298*4882a593Smuzhiyun MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
299*4882a593Smuzhiyun MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
300*4882a593Smuzhiyun MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
301*4882a593Smuzhiyun MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
302*4882a593Smuzhiyun MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
303*4882a593Smuzhiyun MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
304*4882a593Smuzhiyun MX6_PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL), /* WP */
305*4882a593Smuzhiyun MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static iomux_v3_cfg_t usdhc3_pads[] = {
309*4882a593Smuzhiyun MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
310*4882a593Smuzhiyun MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
311*4882a593Smuzhiyun MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
312*4882a593Smuzhiyun MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
313*4882a593Smuzhiyun MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
314*4882a593Smuzhiyun MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun
novena_spl_setup_iomux_sdhc(void)317*4882a593Smuzhiyun static void novena_spl_setup_iomux_sdhc(void)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
320*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* Big SD write-protect and card-detect */
323*4882a593Smuzhiyun gpio_direction_input(IMX_GPIO_NR(1, 2));
324*4882a593Smuzhiyun gpio_direction_input(IMX_GPIO_NR(1, 4));
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun * SPI
329*4882a593Smuzhiyun */
330*4882a593Smuzhiyun #ifdef CONFIG_MXC_SPI
331*4882a593Smuzhiyun static iomux_v3_cfg_t ecspi3_pads[] = {
332*4882a593Smuzhiyun /* SS1 */
333*4882a593Smuzhiyun MX6_PAD_DISP0_DAT1__ECSPI3_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
334*4882a593Smuzhiyun MX6_PAD_DISP0_DAT2__ECSPI3_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
335*4882a593Smuzhiyun MX6_PAD_DISP0_DAT0__ECSPI3_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
336*4882a593Smuzhiyun MX6_PAD_DISP0_DAT3__GPIO4_IO24 | MUX_PAD_CTRL(SPI_PAD_CTRL),
337*4882a593Smuzhiyun MX6_PAD_DISP0_DAT4__GPIO4_IO25 | MUX_PAD_CTRL(SPI_PAD_CTRL),
338*4882a593Smuzhiyun MX6_PAD_DISP0_DAT5__GPIO4_IO26 | MUX_PAD_CTRL(SPI_PAD_CTRL),
339*4882a593Smuzhiyun MX6_PAD_DISP0_DAT7__ECSPI3_RDY | MUX_PAD_CTRL(SPI_PAD_CTRL),
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
novena_spl_setup_iomux_spi(void)342*4882a593Smuzhiyun static void novena_spl_setup_iomux_spi(void)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(ecspi3_pads, ARRAY_SIZE(ecspi3_pads));
345*4882a593Smuzhiyun /* De-assert the nCS */
346*4882a593Smuzhiyun gpio_direction_output(MX6_PAD_DISP0_DAT3__GPIO4_IO24, 1);
347*4882a593Smuzhiyun gpio_direction_output(MX6_PAD_DISP0_DAT4__GPIO4_IO25, 1);
348*4882a593Smuzhiyun gpio_direction_output(MX6_PAD_DISP0_DAT5__GPIO4_IO26, 1);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun #else
novena_spl_setup_iomux_spi(void)351*4882a593Smuzhiyun static void novena_spl_setup_iomux_spi(void) {}
352*4882a593Smuzhiyun #endif
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /*
355*4882a593Smuzhiyun * UART
356*4882a593Smuzhiyun */
357*4882a593Smuzhiyun static iomux_v3_cfg_t const uart2_pads[] = {
358*4882a593Smuzhiyun MX6_PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
359*4882a593Smuzhiyun MX6_PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static iomux_v3_cfg_t const uart3_pads[] = {
363*4882a593Smuzhiyun MX6_PAD_EIM_D24__UART3_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
364*4882a593Smuzhiyun MX6_PAD_EIM_D25__UART3_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static iomux_v3_cfg_t const uart4_pads[] = {
368*4882a593Smuzhiyun MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
369*4882a593Smuzhiyun MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
370*4882a593Smuzhiyun MX6_PAD_CSI0_DAT16__UART4_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
371*4882a593Smuzhiyun MX6_PAD_CSI0_DAT17__UART4_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
novena_spl_setup_iomux_uart(void)375*4882a593Smuzhiyun static void novena_spl_setup_iomux_uart(void)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
378*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
379*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /*
383*4882a593Smuzhiyun * Video
384*4882a593Smuzhiyun */
385*4882a593Smuzhiyun #ifdef CONFIG_VIDEO
386*4882a593Smuzhiyun static iomux_v3_cfg_t hdmi_pads[] = {
387*4882a593Smuzhiyun /* "Ghost HPD" pin */
388*4882a593Smuzhiyun MX6_PAD_EIM_A24__GPIO5_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL),
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* LCD_PWR_CTL */
391*4882a593Smuzhiyun MX6_PAD_CSI0_DAT10__GPIO5_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
392*4882a593Smuzhiyun /* LCD_BL_ON */
393*4882a593Smuzhiyun MX6_PAD_KEY_ROW4__GPIO4_IO15 | MUX_PAD_CTRL(NO_PAD_CTRL),
394*4882a593Smuzhiyun /* GPIO_PWM1 */
395*4882a593Smuzhiyun MX6_PAD_DISP0_DAT8__GPIO4_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun
novena_spl_setup_iomux_video(void)398*4882a593Smuzhiyun static void novena_spl_setup_iomux_video(void)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun imx_iomux_v3_setup_multiple_pads(hdmi_pads, ARRAY_SIZE(hdmi_pads));
401*4882a593Smuzhiyun gpio_direction_input(NOVENA_HDMI_GHOST_HPD);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun #else
novena_spl_setup_iomux_video(void)404*4882a593Smuzhiyun static inline void novena_spl_setup_iomux_video(void) {}
405*4882a593Smuzhiyun #endif
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /*
408*4882a593Smuzhiyun * SPL boots from uSDHC card
409*4882a593Smuzhiyun */
410*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
411*4882a593Smuzhiyun static struct fsl_esdhc_cfg usdhc_cfg = {
412*4882a593Smuzhiyun USDHC3_BASE_ADDR, 0, 4
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)415*4882a593Smuzhiyun int board_mmc_getcd(struct mmc *mmc)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun /* There is no CD for a microSD card, assume always present. */
418*4882a593Smuzhiyun return 1;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
board_mmc_init(bd_t * bis)421*4882a593Smuzhiyun int board_mmc_init(bd_t *bis)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
424*4882a593Smuzhiyun return fsl_esdhc_initialize(bis, &usdhc_cfg);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun #endif
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* Configure MX6Q/DUAL mmdc DDR io registers */
429*4882a593Smuzhiyun static struct mx6dq_iomux_ddr_regs novena_ddr_ioregs = {
430*4882a593Smuzhiyun /* SDCLK[0:1], CAS, RAS, Reset: Differential input, 40ohm */
431*4882a593Smuzhiyun .dram_sdclk_0 = 0x00020038,
432*4882a593Smuzhiyun .dram_sdclk_1 = 0x00020038,
433*4882a593Smuzhiyun .dram_cas = 0x00000038,
434*4882a593Smuzhiyun .dram_ras = 0x00000038,
435*4882a593Smuzhiyun .dram_reset = 0x00000038,
436*4882a593Smuzhiyun /* SDCKE[0:1]: 100k pull-up */
437*4882a593Smuzhiyun .dram_sdcke0 = 0x00000038,
438*4882a593Smuzhiyun .dram_sdcke1 = 0x00000038,
439*4882a593Smuzhiyun /* SDBA2: pull-up disabled */
440*4882a593Smuzhiyun .dram_sdba2 = 0x00000000,
441*4882a593Smuzhiyun /* SDODT[0:1]: 100k pull-up, 40 ohm */
442*4882a593Smuzhiyun .dram_sdodt0 = 0x00000038,
443*4882a593Smuzhiyun .dram_sdodt1 = 0x00000038,
444*4882a593Smuzhiyun /* SDQS[0:7]: Differential input, 40 ohm */
445*4882a593Smuzhiyun .dram_sdqs0 = 0x00000038,
446*4882a593Smuzhiyun .dram_sdqs1 = 0x00000038,
447*4882a593Smuzhiyun .dram_sdqs2 = 0x00000038,
448*4882a593Smuzhiyun .dram_sdqs3 = 0x00000038,
449*4882a593Smuzhiyun .dram_sdqs4 = 0x00000038,
450*4882a593Smuzhiyun .dram_sdqs5 = 0x00000038,
451*4882a593Smuzhiyun .dram_sdqs6 = 0x00000038,
452*4882a593Smuzhiyun .dram_sdqs7 = 0x00000038,
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /* DQM[0:7]: Differential input, 40 ohm */
455*4882a593Smuzhiyun .dram_dqm0 = 0x00000038,
456*4882a593Smuzhiyun .dram_dqm1 = 0x00000038,
457*4882a593Smuzhiyun .dram_dqm2 = 0x00000038,
458*4882a593Smuzhiyun .dram_dqm3 = 0x00000038,
459*4882a593Smuzhiyun .dram_dqm4 = 0x00000038,
460*4882a593Smuzhiyun .dram_dqm5 = 0x00000038,
461*4882a593Smuzhiyun .dram_dqm6 = 0x00000038,
462*4882a593Smuzhiyun .dram_dqm7 = 0x00000038,
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* Configure MX6Q/DUAL mmdc GRP io registers */
466*4882a593Smuzhiyun static struct mx6dq_iomux_grp_regs novena_grp_ioregs = {
467*4882a593Smuzhiyun /* DDR3 */
468*4882a593Smuzhiyun .grp_ddr_type = 0x000c0000,
469*4882a593Smuzhiyun .grp_ddrmode_ctl = 0x00020000,
470*4882a593Smuzhiyun /* Disable DDR pullups */
471*4882a593Smuzhiyun .grp_ddrpke = 0x00000000,
472*4882a593Smuzhiyun /* ADDR[00:16], SDBA[0:1]: 40 ohm */
473*4882a593Smuzhiyun .grp_addds = 0x00000038,
474*4882a593Smuzhiyun /* CS0/CS1/SDBA2/CKE0/CKE1/SDWE: 40 ohm */
475*4882a593Smuzhiyun .grp_ctlds = 0x00000038,
476*4882a593Smuzhiyun /* DATA[00:63]: Differential input, 40 ohm */
477*4882a593Smuzhiyun .grp_ddrmode = 0x00020000,
478*4882a593Smuzhiyun .grp_b0ds = 0x00000038,
479*4882a593Smuzhiyun .grp_b1ds = 0x00000038,
480*4882a593Smuzhiyun .grp_b2ds = 0x00000038,
481*4882a593Smuzhiyun .grp_b3ds = 0x00000038,
482*4882a593Smuzhiyun .grp_b4ds = 0x00000038,
483*4882a593Smuzhiyun .grp_b5ds = 0x00000038,
484*4882a593Smuzhiyun .grp_b6ds = 0x00000038,
485*4882a593Smuzhiyun .grp_b7ds = 0x00000038,
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun static struct mx6_mmdc_calibration novena_mmdc_calib = {
489*4882a593Smuzhiyun /* write leveling calibration determine */
490*4882a593Smuzhiyun .p0_mpwldectrl0 = 0x00420048,
491*4882a593Smuzhiyun .p0_mpwldectrl1 = 0x006f0059,
492*4882a593Smuzhiyun .p1_mpwldectrl0 = 0x005a0104,
493*4882a593Smuzhiyun .p1_mpwldectrl1 = 0x01070113,
494*4882a593Smuzhiyun /* Read DQS Gating calibration */
495*4882a593Smuzhiyun .p0_mpdgctrl0 = 0x437c040b,
496*4882a593Smuzhiyun .p0_mpdgctrl1 = 0x0413040e,
497*4882a593Smuzhiyun .p1_mpdgctrl0 = 0x444f0446,
498*4882a593Smuzhiyun .p1_mpdgctrl1 = 0x044d0422,
499*4882a593Smuzhiyun /* Read Calibration: DQS delay relative to DQ read access */
500*4882a593Smuzhiyun .p0_mprddlctl = 0x4c424249,
501*4882a593Smuzhiyun .p1_mprddlctl = 0x4e48414f,
502*4882a593Smuzhiyun /* Write Calibration: DQ/DM delay relative to DQS write access */
503*4882a593Smuzhiyun .p0_mpwrdlctl = 0x42414641,
504*4882a593Smuzhiyun .p1_mpwrdlctl = 0x46374b43,
505*4882a593Smuzhiyun };
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun static struct mx6_ddr_sysinfo novena_ddr_info = {
508*4882a593Smuzhiyun /* Width of data bus: 0=16, 1=32, 2=64 */
509*4882a593Smuzhiyun .dsize = 2,
510*4882a593Smuzhiyun /* Config for full 4GB range so that get_mem_size() works */
511*4882a593Smuzhiyun .cs_density = 32, /* 32Gb per CS */
512*4882a593Smuzhiyun /* Single chip select */
513*4882a593Smuzhiyun .ncs = 1,
514*4882a593Smuzhiyun .cs1_mirror = 0,
515*4882a593Smuzhiyun .rtt_wr = 0, /* RTT_Wr = RZQ/4 */
516*4882a593Smuzhiyun .rtt_nom = 1, /* RTT_Nom = RZQ/2 */
517*4882a593Smuzhiyun .walat = 0, /* Write additional latency */
518*4882a593Smuzhiyun .ralat = 5, /* Read additional latency */
519*4882a593Smuzhiyun .mif3_mode = 3, /* Command prediction working mode */
520*4882a593Smuzhiyun .bi_on = 1, /* Bank interleaving enabled */
521*4882a593Smuzhiyun .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
522*4882a593Smuzhiyun .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
523*4882a593Smuzhiyun .refsel = 1, /* Refresh cycles at 32KHz */
524*4882a593Smuzhiyun .refr = 7, /* 8 refresh commands per refresh cycle */
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun static struct mx6_ddr3_cfg elpida_4gib_1600 = {
528*4882a593Smuzhiyun .mem_speed = 1600,
529*4882a593Smuzhiyun .density = 4,
530*4882a593Smuzhiyun .width = 64,
531*4882a593Smuzhiyun .banks = 8,
532*4882a593Smuzhiyun .rowaddr = 16,
533*4882a593Smuzhiyun .coladdr = 10,
534*4882a593Smuzhiyun .pagesz = 2,
535*4882a593Smuzhiyun .trcd = 1375,
536*4882a593Smuzhiyun .trcmin = 4875,
537*4882a593Smuzhiyun .trasmin = 3500,
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun
ccgr_init(void)540*4882a593Smuzhiyun static void ccgr_init(void)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun writel(0x00C03F3F, &ccm->CCGR0);
545*4882a593Smuzhiyun writel(0x0030FC03, &ccm->CCGR1);
546*4882a593Smuzhiyun writel(0x0FFFC000, &ccm->CCGR2);
547*4882a593Smuzhiyun writel(0x3FF00000, &ccm->CCGR3);
548*4882a593Smuzhiyun writel(0xFFFFF300, &ccm->CCGR4);
549*4882a593Smuzhiyun writel(0x0F0000C3, &ccm->CCGR5);
550*4882a593Smuzhiyun writel(0x000003FF, &ccm->CCGR6);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /*
554*4882a593Smuzhiyun * called from C runtime startup code (arch/arm/lib/crt0.S:_main)
555*4882a593Smuzhiyun * - we have a stack and a place to store GD, both in SRAM
556*4882a593Smuzhiyun * - no variable global data is available
557*4882a593Smuzhiyun */
board_init_f(ulong dummy)558*4882a593Smuzhiyun void board_init_f(ulong dummy)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun /* setup AIPS and disable watchdog */
561*4882a593Smuzhiyun arch_cpu_init();
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun ccgr_init();
564*4882a593Smuzhiyun gpr_init();
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* setup GP timer */
567*4882a593Smuzhiyun timer_init();
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun #ifdef CONFIG_BOARD_POSTCLK_INIT
570*4882a593Smuzhiyun board_postclk_init();
571*4882a593Smuzhiyun #endif
572*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC
573*4882a593Smuzhiyun get_clocks();
574*4882a593Smuzhiyun #endif
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun /* Setup IOMUX and configure basics. */
577*4882a593Smuzhiyun novena_spl_setup_iomux_audio();
578*4882a593Smuzhiyun novena_spl_setup_iomux_buttons();
579*4882a593Smuzhiyun novena_spl_setup_iomux_enet();
580*4882a593Smuzhiyun novena_spl_setup_iomux_fpga();
581*4882a593Smuzhiyun novena_spl_setup_iomux_i2c();
582*4882a593Smuzhiyun novena_spl_setup_iomux_pcie();
583*4882a593Smuzhiyun novena_spl_setup_iomux_sdhc();
584*4882a593Smuzhiyun novena_spl_setup_iomux_spi();
585*4882a593Smuzhiyun novena_spl_setup_iomux_uart();
586*4882a593Smuzhiyun novena_spl_setup_iomux_video();
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /* UART clocks enabled and gd valid - init serial console */
589*4882a593Smuzhiyun preloader_console_init();
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* Start the DDR DRAM */
592*4882a593Smuzhiyun mx6dq_dram_iocfg(64, &novena_ddr_ioregs, &novena_grp_ioregs);
593*4882a593Smuzhiyun mx6_dram_cfg(&novena_ddr_info, &novena_mmdc_calib, &elpida_4gib_1600);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /* Perform DDR DRAM calibration */
596*4882a593Smuzhiyun udelay(100);
597*4882a593Smuzhiyun mmdc_do_write_level_calibration(&novena_ddr_info);
598*4882a593Smuzhiyun mmdc_do_dqs_calibration(&novena_ddr_info);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /* Clear the BSS. */
601*4882a593Smuzhiyun memset(__bss_start, 0, __bss_end - __bss_start);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* load/boot image from boot device */
604*4882a593Smuzhiyun board_init_r(NULL, 0);
605*4882a593Smuzhiyun }
606