xref: /OK3568_Linux_fs/u-boot/board/kmc/kzm9g/kzm9g.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2012 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
3*4882a593Smuzhiyun  * (C) Copyright 2012 Renesas Solutions Corp.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
11*4882a593Smuzhiyun #include <asm/gpio.h>
12*4882a593Smuzhiyun #include <netdev.h>
13*4882a593Smuzhiyun #include <i2c.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define CS0BCR_D (0x06C00400)
18*4882a593Smuzhiyun #define CS4BCR_D (0x16c90400)
19*4882a593Smuzhiyun #define CS0WCR_D (0x55062C42)
20*4882a593Smuzhiyun #define CS4WCR_D (0x1e071dc3)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define CMNCR_BROMMD0   (1 << 21)
23*4882a593Smuzhiyun #define CMNCR_BROMMD1   (1 << 22)
24*4882a593Smuzhiyun #define CMNCR_BROMMD	(CMNCR_BROMMD0|CMNCR_BROMMD1)
25*4882a593Smuzhiyun #define VCLKCR1_D	(0x27)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define SMSTPCR1_CMT0	(1 << 24)
28*4882a593Smuzhiyun #define SMSTPCR1_I2C0	(1 << 16)
29*4882a593Smuzhiyun #define SMSTPCR3_USB	(1 << 22)
30*4882a593Smuzhiyun #define SMSTPCR3_I2C1	(1 << 23)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define PORT32CR (0xE6051020)
33*4882a593Smuzhiyun #define PORT33CR (0xE6051021)
34*4882a593Smuzhiyun #define PORT34CR (0xE6051022)
35*4882a593Smuzhiyun #define PORT35CR (0xE6051023)
36*4882a593Smuzhiyun 
cmp_loop(u32 * addr,u32 data,u32 cmp)37*4882a593Smuzhiyun static int cmp_loop(u32 *addr, u32 data, u32 cmp)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	int err = -1;
40*4882a593Smuzhiyun 	int timeout = 100;
41*4882a593Smuzhiyun 	u32 value;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	while (timeout > 0) {
44*4882a593Smuzhiyun 		value = readl(addr);
45*4882a593Smuzhiyun 		if ((value & data) == cmp) {
46*4882a593Smuzhiyun 			err = 0;
47*4882a593Smuzhiyun 			break;
48*4882a593Smuzhiyun 		}
49*4882a593Smuzhiyun 		timeout--;
50*4882a593Smuzhiyun 	}
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	return err;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* SBSC Init function */
sbsc_init(struct sh73a0_sbsc * sbsc)56*4882a593Smuzhiyun static void sbsc_init(struct sh73a0_sbsc *sbsc)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	writel(readl(&sbsc->dllcnt0)|0x2, &sbsc->dllcnt0);
59*4882a593Smuzhiyun 	writel(0x5, &sbsc->sdgencnt);
60*4882a593Smuzhiyun 	cmp_loop(&sbsc->sdgencnt, 0xffffffff, 0x0);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	writel(0xacc90159, &sbsc->sdcr0);
63*4882a593Smuzhiyun 	writel(0x00010059, &sbsc->sdcr1);
64*4882a593Smuzhiyun 	writel(0x50874114, &sbsc->sdwcrc0);
65*4882a593Smuzhiyun 	writel(0x33199b37, &sbsc->sdwcrc1);
66*4882a593Smuzhiyun 	writel(0x008f2313, &sbsc->sdwcrc2);
67*4882a593Smuzhiyun 	writel(0x31020707, &sbsc->sdwcr00);
68*4882a593Smuzhiyun 	writel(0x0017040a, &sbsc->sdwcr01);
69*4882a593Smuzhiyun 	writel(0x31020707, &sbsc->sdwcr10);
70*4882a593Smuzhiyun 	writel(0x0017040a, &sbsc->sdwcr11);
71*4882a593Smuzhiyun 	writel(0x055557ff, &sbsc->sddrvcr0); /* Enlarge drivability of LPDQS0-3, LPCLK */
72*4882a593Smuzhiyun 	writel(0x30000000, &sbsc->sdwcr2);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	writel(readl(&sbsc->sdpcr) | 0x80, &sbsc->sdpcr);
75*4882a593Smuzhiyun 	cmp_loop(&sbsc->sdpcr, 0x80, 0x80);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	writel(0x00002710, &sbsc->sdgencnt);
78*4882a593Smuzhiyun 	cmp_loop(&sbsc->sdgencnt, 0xffffffff, 0x0);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	writel(0x0000003f, &sbsc->sdmracr0);
81*4882a593Smuzhiyun 	writel(0x0, SDMRA1A);
82*4882a593Smuzhiyun 	writel(0x000001f4, &sbsc->sdgencnt);
83*4882a593Smuzhiyun 	cmp_loop(&sbsc->sdgencnt, 0xffffffff, 0x0);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	writel(0x0000ff0a, &sbsc->sdmracr0);
86*4882a593Smuzhiyun 	if (sbsc == (struct sh73a0_sbsc *)SBSC1_BASE)
87*4882a593Smuzhiyun 		writel(0x0, SDMRA3A);
88*4882a593Smuzhiyun 	else
89*4882a593Smuzhiyun 		writel(0x0, SDMRA3B);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	writel(0x00000032, &sbsc->sdgencnt);
92*4882a593Smuzhiyun 	cmp_loop(&sbsc->sdgencnt, 0xffffffff, 0x0);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	if (sbsc == (struct sh73a0_sbsc *)SBSC1_BASE) {
95*4882a593Smuzhiyun 		writel(0x00002201, &sbsc->sdmracr0);
96*4882a593Smuzhiyun 		writel(0x0, SDMRA1A);
97*4882a593Smuzhiyun 		writel(0x00000402, &sbsc->sdmracr0);
98*4882a593Smuzhiyun 		writel(0x0, SDMRA1A);
99*4882a593Smuzhiyun 		writel(0x00000203, &sbsc->sdmracr0); /* MR3 register DS=2 */
100*4882a593Smuzhiyun 		writel(0x0, SDMRA1A);
101*4882a593Smuzhiyun 		writel(0x0, SDMRA2A);
102*4882a593Smuzhiyun 	} else {
103*4882a593Smuzhiyun 		writel(0x00002201, &sbsc->sdmracr0);
104*4882a593Smuzhiyun 		writel(0x0, SDMRA1B);
105*4882a593Smuzhiyun 		writel(0x00000402, &sbsc->sdmracr0);
106*4882a593Smuzhiyun 		writel(0x0, SDMRA1B);
107*4882a593Smuzhiyun 		writel(0x00000203, &sbsc->sdmracr0); /* MR3 register DS=2 */
108*4882a593Smuzhiyun 		writel(0x0, SDMRA1B);
109*4882a593Smuzhiyun 		writel(0x0, SDMRA2B);
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	writel(0x88800004, &sbsc->sdmrtmpcr);
113*4882a593Smuzhiyun 	writel(0x00000004, &sbsc->sdmrtmpmsk);
114*4882a593Smuzhiyun 	writel(0xa55a0032, &sbsc->rtcor);
115*4882a593Smuzhiyun 	writel(0xa55a000c, &sbsc->rtcorh);
116*4882a593Smuzhiyun 	writel(0xa55a2048, &sbsc->rtcsr);
117*4882a593Smuzhiyun 	writel(readl(&sbsc->sdcr0)|0x800, &sbsc->sdcr0);
118*4882a593Smuzhiyun 	writel(readl(&sbsc->sdcr1)|0x400, &sbsc->sdcr1);
119*4882a593Smuzhiyun 	writel(0xfff20000, &sbsc->zqccr);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/* SCBS2 only */
122*4882a593Smuzhiyun 	if (sbsc == (struct sh73a0_sbsc *)SBSC2_BASE) {
123*4882a593Smuzhiyun 		writel(readl(&sbsc->sdpdcr0)|0x00030000, &sbsc->sdpdcr0);
124*4882a593Smuzhiyun 		writel(0xa5390000, &sbsc->dphycnt1);
125*4882a593Smuzhiyun 		writel(0x00001200, &sbsc->dphycnt0);
126*4882a593Smuzhiyun 		writel(0x07ce0000, &sbsc->dphycnt1);
127*4882a593Smuzhiyun 		writel(0x00001247, &sbsc->dphycnt0);
128*4882a593Smuzhiyun 		cmp_loop(&sbsc->dphycnt2, 0xffffffff, 0x07ce0000);
129*4882a593Smuzhiyun 		writel(readl(&sbsc->sdpdcr0) & 0xfffcffff, &sbsc->sdpdcr0);
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
s_init(void)133*4882a593Smuzhiyun void s_init(void)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct sh73a0_rwdt *rwdt = (struct sh73a0_rwdt *)RWDT_BASE;
136*4882a593Smuzhiyun 	struct sh73a0_sbsc_cpg *cpg = (struct sh73a0_sbsc_cpg *)CPG_BASE;
137*4882a593Smuzhiyun 	struct sh73a0_sbsc_cpg_srcr *cpg_srcr =
138*4882a593Smuzhiyun 		(struct sh73a0_sbsc_cpg_srcr *)CPG_SRCR_BASE;
139*4882a593Smuzhiyun 	struct sh73a0_sbsc *sbsc1 = (struct sh73a0_sbsc *)SBSC1_BASE;
140*4882a593Smuzhiyun 	struct sh73a0_sbsc *sbsc2 = (struct sh73a0_sbsc *)SBSC2_BASE;
141*4882a593Smuzhiyun 	struct sh73a0_hpb *hpb = (struct sh73a0_hpb *)HPB_BASE;
142*4882a593Smuzhiyun 	struct sh73a0_hpb_bscr *hpb_bscr =
143*4882a593Smuzhiyun 		(struct sh73a0_hpb_bscr *)HPBSCR_BASE;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* Watchdog init */
146*4882a593Smuzhiyun 	writew(0xA507, &rwdt->rwtcsra0);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* Secure control register Init */
149*4882a593Smuzhiyun 	#define LIFEC_SEC_SRC_BIT	(1 << 15)
150*4882a593Smuzhiyun 	writel(readl(LIFEC_SEC_SRC) & ~LIFEC_SEC_SRC_BIT, LIFEC_SEC_SRC);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	clrbits_le32(&cpg->smstpcr3, (1 << 15));
153*4882a593Smuzhiyun 	clrbits_le32(&cpg_srcr->srcr3, (1 << 15));
154*4882a593Smuzhiyun 	clrbits_le32(&cpg->smstpcr2, (1 << 18));
155*4882a593Smuzhiyun 	clrbits_le32(&cpg_srcr->srcr2, (1 << 18));
156*4882a593Smuzhiyun 	writel(0x0, &cpg->pllecr);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	cmp_loop(&cpg->pllecr, 0x00000F00, 0x0);
159*4882a593Smuzhiyun 	cmp_loop(&cpg->frqcrb, 0x80000000, 0x0);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	writel(0x2D000000, &cpg->pll0cr);
162*4882a593Smuzhiyun 	writel(0x17100000, &cpg->pll1cr);
163*4882a593Smuzhiyun 	writel(0x96235880, &cpg->frqcrb);
164*4882a593Smuzhiyun 	cmp_loop(&cpg->frqcrb, 0x80000000, 0x0);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	writel(0xB, &cpg->flckcr);
167*4882a593Smuzhiyun 	clrbits_le32(&cpg->smstpcr0, (1 << 1));
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	clrbits_le32(&cpg_srcr->srcr0, (1 << 1));
170*4882a593Smuzhiyun 	writel(0x0514, &hpb_bscr->smgpiotime);
171*4882a593Smuzhiyun 	writel(0x0514, &hpb_bscr->smcmt2time);
172*4882a593Smuzhiyun 	writel(0x0514, &hpb_bscr->smcpgtime);
173*4882a593Smuzhiyun 	writel(0x0514, &hpb_bscr->smsysctime);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	writel(0x00092000, &cpg->dvfscr4);
176*4882a593Smuzhiyun 	writel(0x000000DC, &cpg->dvfscr5);
177*4882a593Smuzhiyun 	writel(0x0, &cpg->pllecr);
178*4882a593Smuzhiyun 	cmp_loop(&cpg->pllecr, 0x00000F00, 0x0);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* FRQCR Init */
181*4882a593Smuzhiyun 	writel(0x0012453C, &cpg->frqcra);
182*4882a593Smuzhiyun 	writel(0x80431350, &cpg->frqcrb);    /* ETM TRCLK  78MHz */
183*4882a593Smuzhiyun 	cmp_loop(&cpg->frqcrb, 0x80000000, 0x0);
184*4882a593Smuzhiyun 	writel(0x00000B0B, &cpg->frqcrd);
185*4882a593Smuzhiyun 	cmp_loop(&cpg->frqcrd, 0x80000000, 0x0);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* Clock Init */
188*4882a593Smuzhiyun 	writel(0x00000003, PCLKCR);
189*4882a593Smuzhiyun 	writel(0x0000012F, &cpg->vclkcr1);
190*4882a593Smuzhiyun 	writel(0x00000119, &cpg->vclkcr2);
191*4882a593Smuzhiyun 	writel(0x00000119, &cpg->vclkcr3);
192*4882a593Smuzhiyun 	writel(0x00000002, &cpg->zbckcr);
193*4882a593Smuzhiyun 	writel(0x00000005, &cpg->flckcr);
194*4882a593Smuzhiyun 	writel(0x00000080, &cpg->sd0ckcr);
195*4882a593Smuzhiyun 	writel(0x00000080, &cpg->sd1ckcr);
196*4882a593Smuzhiyun 	writel(0x00000080, &cpg->sd2ckcr);
197*4882a593Smuzhiyun 	writel(0x0000003F, &cpg->fsiackcr);
198*4882a593Smuzhiyun 	writel(0x0000003F, &cpg->fsibckcr);
199*4882a593Smuzhiyun 	writel(0x00000080, &cpg->subckcr);
200*4882a593Smuzhiyun 	writel(0x0000000B, &cpg->spuackcr);
201*4882a593Smuzhiyun 	writel(0x0000000B, &cpg->spuvckcr);
202*4882a593Smuzhiyun 	writel(0x0000013F, &cpg->msuckcr);
203*4882a593Smuzhiyun 	writel(0x00000080, &cpg->hsickcr);
204*4882a593Smuzhiyun 	writel(0x0000003F, &cpg->mfck1cr);
205*4882a593Smuzhiyun 	writel(0x0000003F, &cpg->mfck2cr);
206*4882a593Smuzhiyun 	writel(0x00000107, &cpg->dsitckcr);
207*4882a593Smuzhiyun 	writel(0x00000313, &cpg->dsi0pckcr);
208*4882a593Smuzhiyun 	writel(0x0000130D, &cpg->dsi1pckcr);
209*4882a593Smuzhiyun 	writel(0x2A800E0E, &cpg->dsi0phycr);
210*4882a593Smuzhiyun 	writel(0x1E000000, &cpg->pll0cr);
211*4882a593Smuzhiyun 	writel(0x2D000000, &cpg->pll0cr);
212*4882a593Smuzhiyun 	writel(0x17100000, &cpg->pll1cr);
213*4882a593Smuzhiyun 	writel(0x27000080, &cpg->pll2cr);
214*4882a593Smuzhiyun 	writel(0x1D000000, &cpg->pll3cr);
215*4882a593Smuzhiyun 	writel(0x00080000, &cpg->pll0stpcr);
216*4882a593Smuzhiyun 	writel(0x000120C0, &cpg->pll1stpcr);
217*4882a593Smuzhiyun 	writel(0x00012000, &cpg->pll2stpcr);
218*4882a593Smuzhiyun 	writel(0x00000030, &cpg->pll3stpcr);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	writel(0x0000000B, &cpg->pllecr);
221*4882a593Smuzhiyun 	cmp_loop(&cpg->pllecr, 0x00000B00, 0x00000B00);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	writel(0x000120F0, &cpg->dvfscr3);
224*4882a593Smuzhiyun 	writel(0x00000020, &cpg->mpmode);
225*4882a593Smuzhiyun 	writel(0x0000028A, &cpg->vrefcr);
226*4882a593Smuzhiyun 	writel(0xE4628087, &cpg->rmstpcr0);
227*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &cpg->rmstpcr1);
228*4882a593Smuzhiyun 	writel(0x53FFFFFF, &cpg->rmstpcr2);
229*4882a593Smuzhiyun 	writel(0xFFFFFFFF, &cpg->rmstpcr3);
230*4882a593Smuzhiyun 	writel(0x00800D3D, &cpg->rmstpcr4);
231*4882a593Smuzhiyun 	writel(0xFFFFF3FF, &cpg->rmstpcr5);
232*4882a593Smuzhiyun 	writel(0x00000000, &cpg->smstpcr2);
233*4882a593Smuzhiyun 	writel(0x00040000, &cpg_srcr->srcr2);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	clrbits_le32(&cpg->pllecr, (1 << 3));
236*4882a593Smuzhiyun 	cmp_loop(&cpg->pllecr, 0x00000800, 0x0);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	writel(0x00000001, &hpb->hpbctrl6);
239*4882a593Smuzhiyun 	cmp_loop(&hpb->hpbctrl6, 0x1, 0x1);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	writel(0x00001414, &cpg->frqcrd);
242*4882a593Smuzhiyun 	cmp_loop(&cpg->frqcrd, 0x80000000, 0x0);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	writel(0x1d000000, &cpg->pll3cr);
245*4882a593Smuzhiyun 	setbits_le32(&cpg->pllecr, (1 << 3));
246*4882a593Smuzhiyun 	cmp_loop(&cpg->pllecr, 0x800, 0x800);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* SBSC1 Init*/
249*4882a593Smuzhiyun 	sbsc_init(sbsc1);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* SBSC2 Init*/
252*4882a593Smuzhiyun 	sbsc_init(sbsc2);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	writel(0x00000b0b, &cpg->frqcrd);
255*4882a593Smuzhiyun 	cmp_loop(&cpg->frqcrd, 0x80000000, 0x0);
256*4882a593Smuzhiyun 	writel(0xfffffffc, &cpg->cpgxxcs4);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
board_early_init_f(void)259*4882a593Smuzhiyun int board_early_init_f(void)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct sh73a0_sbsc_cpg *cpg = (struct sh73a0_sbsc_cpg *)CPG_BASE;
262*4882a593Smuzhiyun 	struct sh73a0_bsc *bsc = (struct sh73a0_bsc *)BSC_BASE;
263*4882a593Smuzhiyun 	struct sh73a0_sbsc_cpg_srcr *cpg_srcr =
264*4882a593Smuzhiyun 		(struct sh73a0_sbsc_cpg_srcr *)CPG_SRCR_BASE;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	writel(CS0BCR_D, &bsc->cs0bcr);
267*4882a593Smuzhiyun 	writel(CS4BCR_D, &bsc->cs4bcr);
268*4882a593Smuzhiyun 	writel(CS0WCR_D, &bsc->cs0wcr);
269*4882a593Smuzhiyun 	writel(CS4WCR_D, &bsc->cs4wcr);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	clrsetbits_le32(&bsc->cmncr, ~CMNCR_BROMMD, CMNCR_BROMMD);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	clrbits_le32(&cpg->smstpcr1, (SMSTPCR1_CMT0|SMSTPCR1_I2C0));
274*4882a593Smuzhiyun 	clrbits_le32(&cpg_srcr->srcr1, (SMSTPCR1_CMT0|SMSTPCR1_I2C0));
275*4882a593Smuzhiyun 	clrbits_le32(&cpg->smstpcr3, (SMSTPCR3_USB|SMSTPCR3_I2C1));
276*4882a593Smuzhiyun 	clrbits_le32(&cpg_srcr->srcr3, (SMSTPCR3_USB|SMSTPCR3_I2C1));
277*4882a593Smuzhiyun 	writel(VCLKCR1_D, &cpg->vclkcr1);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/* Setup SCIF4 / workaround */
280*4882a593Smuzhiyun 	writeb(0x12, PORT32CR);
281*4882a593Smuzhiyun 	writeb(0x22, PORT33CR);
282*4882a593Smuzhiyun 	writeb(0x12, PORT34CR);
283*4882a593Smuzhiyun 	writeb(0x22, PORT35CR);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
adjust_core_voltage(void)288*4882a593Smuzhiyun void adjust_core_voltage(void)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	u8 data;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	data = 0x35;
293*4882a593Smuzhiyun 	i2c_set_bus_num(0);
294*4882a593Smuzhiyun 	i2c_write(0x40, 3, 1, &data, 1);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
board_init(void)297*4882a593Smuzhiyun int board_init(void)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	adjust_core_voltage();
300*4882a593Smuzhiyun 	sh73a0_pinmux_init();
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun     /* SCIFA 4 */
303*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SCIFA4_TXD, NULL);
304*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SCIFA4_RXD, NULL);
305*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SCIFA4_RTS_, NULL);
306*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SCIFA4_CTS_, NULL);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/* Ethernet/SMSC */
309*4882a593Smuzhiyun 	gpio_request(GPIO_PORT224, NULL);
310*4882a593Smuzhiyun 	gpio_direction_input(GPIO_PORT224);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* SMSC/USB */
313*4882a593Smuzhiyun 	gpio_request(GPIO_FN_CS4_, NULL);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/* MMCIF */
316*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCCLK0, NULL);
317*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCCMD0_PU, NULL);
318*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCD0_0_PU, NULL);
319*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCD0_1_PU, NULL);
320*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCD0_2_PU, NULL);
321*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCD0_3_PU, NULL);
322*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCD0_4_PU, NULL);
323*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCD0_5_PU, NULL);
324*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCD0_6_PU, NULL);
325*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCD0_7_PU, NULL);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/* SDHI */
328*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDHIWP0, NULL);
329*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDHICD0, NULL);
330*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDHICMD0, NULL);
331*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDHICLK0,  NULL);
332*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDHID0_3,  NULL);
333*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDHID0_2,  NULL);
334*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDHID0_1,  NULL);
335*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDHID0_0,  NULL);
336*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDHI0_VCCQ_MC0_ON, NULL);
337*4882a593Smuzhiyun 	gpio_request(GPIO_PORT15, NULL);
338*4882a593Smuzhiyun 	gpio_direction_output(GPIO_PORT15, 1);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	/* I2C */
341*4882a593Smuzhiyun 	gpio_request(GPIO_FN_PORT237_I2C_SCL2, NULL);
342*4882a593Smuzhiyun 	gpio_request(GPIO_FN_PORT236_I2C_SDA2, NULL);
343*4882a593Smuzhiyun 	gpio_request(GPIO_FN_PORT27_I2C_SCL3, NULL);
344*4882a593Smuzhiyun 	gpio_request(GPIO_FN_PORT28_I2C_SDA3, NULL);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	gd->bd->bi_boot_params = (CONFIG_SYS_SDRAM_BASE + 0x100);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	return 0;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun const struct rmobile_sysinfo sysinfo = {
352*4882a593Smuzhiyun 	CONFIG_ARCH_RMOBILE_BOARD_STRING
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun 
dram_init(void)355*4882a593Smuzhiyun int dram_init(void)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
358*4882a593Smuzhiyun 	return 0;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
board_eth_init(bd_t * bis)361*4882a593Smuzhiyun int board_eth_init(bd_t *bis)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	int ret = 0;
364*4882a593Smuzhiyun #ifdef CONFIG_SMC911X
365*4882a593Smuzhiyun 	ret = smc911x_initialize(0, CONFIG_SMC911X_BASE);
366*4882a593Smuzhiyun #endif
367*4882a593Smuzhiyun 	return ret;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
reset_cpu(ulong addr)370*4882a593Smuzhiyun void reset_cpu(ulong addr)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	/* Soft Power On Reset */
373*4882a593Smuzhiyun 	writel((1 << 31), RESCNT2);
374*4882a593Smuzhiyun }
375